xref: /arm-trusted-firmware/plat/nvidia/tegra/common/tegra_fiq_glue.c (revision 91f16700b400a8c0651d24a598fc48ee2997a0d7)
1*91f16700Schasinglulu /*
2*91f16700Schasinglulu  * Copyright (c) 2016-2020, ARM Limited and Contributors. All rights reserved.
3*91f16700Schasinglulu  * Copyright (c) 2020, NVIDIA Corporation. All rights reserved.
4*91f16700Schasinglulu  *
5*91f16700Schasinglulu  * SPDX-License-Identifier: BSD-3-Clause
6*91f16700Schasinglulu  */
7*91f16700Schasinglulu 
8*91f16700Schasinglulu #include <assert.h>
9*91f16700Schasinglulu 
10*91f16700Schasinglulu #include <arch_helpers.h>
11*91f16700Schasinglulu #include <bl31/interrupt_mgmt.h>
12*91f16700Schasinglulu #include <bl31/ehf.h>
13*91f16700Schasinglulu #include <common/bl_common.h>
14*91f16700Schasinglulu #include <common/debug.h>
15*91f16700Schasinglulu #include <context.h>
16*91f16700Schasinglulu #include <denver.h>
17*91f16700Schasinglulu #include <lib/el3_runtime/context_mgmt.h>
18*91f16700Schasinglulu #include <plat/common/platform.h>
19*91f16700Schasinglulu 
20*91f16700Schasinglulu #if ENABLE_WDT_LEGACY_FIQ_HANDLING
21*91f16700Schasinglulu #include <flowctrl.h>
22*91f16700Schasinglulu #endif
23*91f16700Schasinglulu #include <tegra_def.h>
24*91f16700Schasinglulu #include <tegra_private.h>
25*91f16700Schasinglulu 
26*91f16700Schasinglulu /* Legacy FIQ used by earlier Tegra platforms */
27*91f16700Schasinglulu #define LEGACY_FIQ_PPI_WDT		28U
28*91f16700Schasinglulu 
29*91f16700Schasinglulu /*******************************************************************************
30*91f16700Schasinglulu  * Static variables
31*91f16700Schasinglulu  ******************************************************************************/
32*91f16700Schasinglulu static uint64_t ns_fiq_handler_addr;
33*91f16700Schasinglulu static uint32_t fiq_handler_active;
34*91f16700Schasinglulu static pcpu_fiq_state_t fiq_state[PLATFORM_CORE_COUNT];
35*91f16700Schasinglulu 
36*91f16700Schasinglulu /*******************************************************************************
37*91f16700Schasinglulu  * Handler for FIQ interrupts
38*91f16700Schasinglulu  ******************************************************************************/
39*91f16700Schasinglulu static int tegra_fiq_interrupt_handler(unsigned int id, unsigned int flags,
40*91f16700Schasinglulu 		void *handle, void *cookie)
41*91f16700Schasinglulu {
42*91f16700Schasinglulu 	cpu_context_t *ctx = cm_get_context(NON_SECURE);
43*91f16700Schasinglulu 	el3_state_t *el3state_ctx = get_el3state_ctx(ctx);
44*91f16700Schasinglulu 	uint32_t cpu = plat_my_core_pos();
45*91f16700Schasinglulu 
46*91f16700Schasinglulu 	(void)flags;
47*91f16700Schasinglulu 	(void)handle;
48*91f16700Schasinglulu 	(void)cookie;
49*91f16700Schasinglulu 
50*91f16700Schasinglulu 	/*
51*91f16700Schasinglulu 	 * Jump to NS world only if the NS world's FIQ handler has
52*91f16700Schasinglulu 	 * been registered
53*91f16700Schasinglulu 	 */
54*91f16700Schasinglulu 	if (ns_fiq_handler_addr != 0U) {
55*91f16700Schasinglulu 
56*91f16700Schasinglulu 		/*
57*91f16700Schasinglulu 		 * The FIQ was generated when the execution was in the non-secure
58*91f16700Schasinglulu 		 * world. Save the context registers to start with.
59*91f16700Schasinglulu 		 */
60*91f16700Schasinglulu 		cm_el1_sysregs_context_save(NON_SECURE);
61*91f16700Schasinglulu 
62*91f16700Schasinglulu 		/*
63*91f16700Schasinglulu 		 * Save elr_el3 and spsr_el3 from the saved context, and overwrite
64*91f16700Schasinglulu 		 * the context with the NS fiq_handler_addr and SPSR value.
65*91f16700Schasinglulu 		 */
66*91f16700Schasinglulu 		fiq_state[cpu].elr_el3 = read_ctx_reg((el3state_ctx), (uint32_t)(CTX_ELR_EL3));
67*91f16700Schasinglulu 		fiq_state[cpu].spsr_el3 = read_ctx_reg((el3state_ctx), (uint32_t)(CTX_SPSR_EL3));
68*91f16700Schasinglulu 
69*91f16700Schasinglulu 		/*
70*91f16700Schasinglulu 		 * Set the new ELR to continue execution in the NS world using the
71*91f16700Schasinglulu 		 * FIQ handler registered earlier.
72*91f16700Schasinglulu 		 */
73*91f16700Schasinglulu 		cm_set_elr_el3(NON_SECURE, ns_fiq_handler_addr);
74*91f16700Schasinglulu 	}
75*91f16700Schasinglulu 
76*91f16700Schasinglulu #if ENABLE_WDT_LEGACY_FIQ_HANDLING
77*91f16700Schasinglulu 	/*
78*91f16700Schasinglulu 	 * Tegra platforms that use LEGACY_FIQ as the watchdog timer FIQ
79*91f16700Schasinglulu 	 * need to issue an IPI to other CPUs, to allow them to handle
80*91f16700Schasinglulu 	 * the "system hung" scenario. This interrupt is passed to the GICD
81*91f16700Schasinglulu 	 * via the Flow Controller. So, once we receive this interrupt,
82*91f16700Schasinglulu 	 * disable the routing so that we can mark it as "complete" in the
83*91f16700Schasinglulu 	 * GIC later.
84*91f16700Schasinglulu 	 */
85*91f16700Schasinglulu 	if (id == LEGACY_FIQ_PPI_WDT) {
86*91f16700Schasinglulu 		tegra_fc_disable_fiq_to_ccplex_routing();
87*91f16700Schasinglulu 	}
88*91f16700Schasinglulu #endif
89*91f16700Schasinglulu 
90*91f16700Schasinglulu 	/*
91*91f16700Schasinglulu 	 * Mark this interrupt as complete to avoid a FIQ storm.
92*91f16700Schasinglulu 	 */
93*91f16700Schasinglulu 	plat_ic_end_of_interrupt(id);
94*91f16700Schasinglulu 
95*91f16700Schasinglulu 	return 0;
96*91f16700Schasinglulu }
97*91f16700Schasinglulu 
98*91f16700Schasinglulu /*******************************************************************************
99*91f16700Schasinglulu  * Setup handler for FIQ interrupts
100*91f16700Schasinglulu  ******************************************************************************/
101*91f16700Schasinglulu void tegra_fiq_handler_setup(void)
102*91f16700Schasinglulu {
103*91f16700Schasinglulu 	/* return if already registered */
104*91f16700Schasinglulu 	if (fiq_handler_active == 0U) {
105*91f16700Schasinglulu 		/*
106*91f16700Schasinglulu 		 * Register an interrupt handler for FIQ interrupts generated for
107*91f16700Schasinglulu 		 * NS interrupt sources
108*91f16700Schasinglulu 		 */
109*91f16700Schasinglulu 		ehf_register_priority_handler(PLAT_TEGRA_WDT_PRIO, tegra_fiq_interrupt_handler);
110*91f16700Schasinglulu 
111*91f16700Schasinglulu 		/* handler is now active */
112*91f16700Schasinglulu 		fiq_handler_active = 1;
113*91f16700Schasinglulu 	}
114*91f16700Schasinglulu }
115*91f16700Schasinglulu 
116*91f16700Schasinglulu /*******************************************************************************
117*91f16700Schasinglulu  * Validate and store NS world's entrypoint for FIQ interrupts
118*91f16700Schasinglulu  ******************************************************************************/
119*91f16700Schasinglulu void tegra_fiq_set_ns_entrypoint(uint64_t entrypoint)
120*91f16700Schasinglulu {
121*91f16700Schasinglulu 	ns_fiq_handler_addr = entrypoint;
122*91f16700Schasinglulu }
123*91f16700Schasinglulu 
124*91f16700Schasinglulu /*******************************************************************************
125*91f16700Schasinglulu  * Handler to return the NS EL1/EL0 CPU context
126*91f16700Schasinglulu  ******************************************************************************/
127*91f16700Schasinglulu int32_t tegra_fiq_get_intr_context(void)
128*91f16700Schasinglulu {
129*91f16700Schasinglulu 	cpu_context_t *ctx = cm_get_context(NON_SECURE);
130*91f16700Schasinglulu 	gp_regs_t *gpregs_ctx = get_gpregs_ctx(ctx);
131*91f16700Schasinglulu 	const el1_sysregs_t *el1state_ctx = get_el1_sysregs_ctx(ctx);
132*91f16700Schasinglulu 	uint32_t cpu = plat_my_core_pos();
133*91f16700Schasinglulu 	uint64_t val;
134*91f16700Schasinglulu 
135*91f16700Schasinglulu 	/*
136*91f16700Schasinglulu 	 * We store the ELR_EL3, SPSR_EL3, SP_EL0 and SP_EL1 registers so
137*91f16700Schasinglulu 	 * that el3_exit() sends these values back to the NS world.
138*91f16700Schasinglulu 	 */
139*91f16700Schasinglulu 	write_ctx_reg((gpregs_ctx), (uint32_t)(CTX_GPREG_X0), (fiq_state[cpu].elr_el3));
140*91f16700Schasinglulu 	write_ctx_reg((gpregs_ctx), (uint32_t)(CTX_GPREG_X1), (fiq_state[cpu].spsr_el3));
141*91f16700Schasinglulu 
142*91f16700Schasinglulu 	val = read_ctx_reg((gpregs_ctx), (uint32_t)(CTX_GPREG_SP_EL0));
143*91f16700Schasinglulu 	write_ctx_reg((gpregs_ctx), (uint32_t)(CTX_GPREG_X2), (val));
144*91f16700Schasinglulu 
145*91f16700Schasinglulu 	val = read_ctx_reg((el1state_ctx), (uint32_t)(CTX_SP_EL1));
146*91f16700Schasinglulu 	write_ctx_reg((gpregs_ctx), (uint32_t)(CTX_GPREG_X3), (val));
147*91f16700Schasinglulu 
148*91f16700Schasinglulu 	return 0;
149*91f16700Schasinglulu }
150