1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (c) 2021-2022, MediaTek Inc. All rights reserved. 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu */ 6*91f16700Schasinglulu 7*91f16700Schasinglulu /* common headers */ 8*91f16700Schasinglulu #include <assert.h> 9*91f16700Schasinglulu 10*91f16700Schasinglulu #include <arch_helpers.h> 11*91f16700Schasinglulu #include <common/debug.h> 12*91f16700Schasinglulu #include <drivers/gpio.h> 13*91f16700Schasinglulu #include <lib/psci/psci.h> 14*91f16700Schasinglulu 15*91f16700Schasinglulu /* platform specific headers */ 16*91f16700Schasinglulu #include <plat/common/platform.h> 17*91f16700Schasinglulu #include <mt_gic_v3.h> 18*91f16700Schasinglulu #include <mtspmc.h> 19*91f16700Schasinglulu #include <plat_dfd.h> 20*91f16700Schasinglulu #include <plat_mtk_lpm.h> 21*91f16700Schasinglulu #include <plat_params.h> 22*91f16700Schasinglulu #include <plat_pm.h> 23*91f16700Schasinglulu #include <pmic.h> 24*91f16700Schasinglulu #include <ptp3_common.h> 25*91f16700Schasinglulu #include <rtc.h> 26*91f16700Schasinglulu 27*91f16700Schasinglulu /* 28*91f16700Schasinglulu * Cluster state request: 29*91f16700Schasinglulu * [0] : The CPU requires cluster power down 30*91f16700Schasinglulu * [1] : The CPU requires cluster power on 31*91f16700Schasinglulu */ 32*91f16700Schasinglulu #define coordinate_cluster(onoff) write_clusterpwrdn_el1(onoff) 33*91f16700Schasinglulu #define coordinate_cluster_pwron() coordinate_cluster(1) 34*91f16700Schasinglulu #define coordinate_cluster_pwroff() coordinate_cluster(0) 35*91f16700Schasinglulu 36*91f16700Schasinglulu /* platform secure entry point */ 37*91f16700Schasinglulu static uintptr_t secure_entrypoint; 38*91f16700Schasinglulu /* per-CPU power state */ 39*91f16700Schasinglulu static unsigned int plat_power_state[PLATFORM_CORE_COUNT]; 40*91f16700Schasinglulu 41*91f16700Schasinglulu /* platform CPU power domain - ops */ 42*91f16700Schasinglulu static const struct mt_lpm_tz *plat_mt_pm; 43*91f16700Schasinglulu 44*91f16700Schasinglulu #define plat_mt_pm_invoke(_name, _cpu, _state) ({ \ 45*91f16700Schasinglulu int ret = -1; \ 46*91f16700Schasinglulu if (plat_mt_pm != NULL && plat_mt_pm->_name != NULL) { \ 47*91f16700Schasinglulu ret = plat_mt_pm->_name(_cpu, _state); \ 48*91f16700Schasinglulu } \ 49*91f16700Schasinglulu ret; }) 50*91f16700Schasinglulu 51*91f16700Schasinglulu #define plat_mt_pm_invoke_no_check(_name, _cpu, _state) ({ \ 52*91f16700Schasinglulu if (plat_mt_pm != NULL && plat_mt_pm->_name != NULL) { \ 53*91f16700Schasinglulu (void) plat_mt_pm->_name(_cpu, _state); \ 54*91f16700Schasinglulu } \ 55*91f16700Schasinglulu }) 56*91f16700Schasinglulu 57*91f16700Schasinglulu /* 58*91f16700Schasinglulu * Common MTK_platform operations to power on/off a 59*91f16700Schasinglulu * CPU in response to a CPU_ON, CPU_OFF or CPU_SUSPEND request. 60*91f16700Schasinglulu */ 61*91f16700Schasinglulu 62*91f16700Schasinglulu static void plat_cpu_pwrdwn_common(unsigned int cpu, 63*91f16700Schasinglulu const psci_power_state_t *state, unsigned int req_pstate) 64*91f16700Schasinglulu { 65*91f16700Schasinglulu assert(cpu == plat_my_core_pos()); 66*91f16700Schasinglulu 67*91f16700Schasinglulu plat_mt_pm_invoke_no_check(pwr_cpu_dwn, cpu, state); 68*91f16700Schasinglulu 69*91f16700Schasinglulu if ((psci_get_pstate_pwrlvl(req_pstate) >= MTK_AFFLVL_CLUSTER) || 70*91f16700Schasinglulu (req_pstate == 0U)) { /* hotplug off */ 71*91f16700Schasinglulu coordinate_cluster_pwroff(); 72*91f16700Schasinglulu } 73*91f16700Schasinglulu 74*91f16700Schasinglulu /* Prevent interrupts from spuriously waking up this CPU */ 75*91f16700Schasinglulu mt_gic_rdistif_save(); 76*91f16700Schasinglulu gicv3_cpuif_disable(cpu); 77*91f16700Schasinglulu gicv3_rdistif_off(cpu); 78*91f16700Schasinglulu } 79*91f16700Schasinglulu 80*91f16700Schasinglulu static void plat_cpu_pwron_common(unsigned int cpu, 81*91f16700Schasinglulu const psci_power_state_t *state, unsigned int req_pstate) 82*91f16700Schasinglulu { 83*91f16700Schasinglulu assert(cpu == plat_my_core_pos()); 84*91f16700Schasinglulu 85*91f16700Schasinglulu plat_mt_pm_invoke_no_check(pwr_cpu_on, cpu, state); 86*91f16700Schasinglulu 87*91f16700Schasinglulu coordinate_cluster_pwron(); 88*91f16700Schasinglulu 89*91f16700Schasinglulu /* PTP3 config */ 90*91f16700Schasinglulu ptp3_core_init(cpu); 91*91f16700Schasinglulu 92*91f16700Schasinglulu /* 93*91f16700Schasinglulu * If mcusys does power down before then restore 94*91f16700Schasinglulu * all CPUs' GIC Redistributors 95*91f16700Schasinglulu */ 96*91f16700Schasinglulu if (IS_MCUSYS_OFF_STATE(state)) { 97*91f16700Schasinglulu mt_gic_rdistif_restore_all(); 98*91f16700Schasinglulu } else { 99*91f16700Schasinglulu gicv3_rdistif_on(cpu); 100*91f16700Schasinglulu gicv3_cpuif_enable(cpu); 101*91f16700Schasinglulu mt_gic_rdistif_init(); 102*91f16700Schasinglulu mt_gic_rdistif_restore(); 103*91f16700Schasinglulu } 104*91f16700Schasinglulu } 105*91f16700Schasinglulu 106*91f16700Schasinglulu /* 107*91f16700Schasinglulu * Common MTK_platform operations to power on/off a 108*91f16700Schasinglulu * cluster in response to a CPU_ON, CPU_OFF or CPU_SUSPEND request. 109*91f16700Schasinglulu */ 110*91f16700Schasinglulu 111*91f16700Schasinglulu static void plat_cluster_pwrdwn_common(unsigned int cpu, 112*91f16700Schasinglulu const psci_power_state_t *state, unsigned int req_pstate) 113*91f16700Schasinglulu { 114*91f16700Schasinglulu assert(cpu == plat_my_core_pos()); 115*91f16700Schasinglulu 116*91f16700Schasinglulu if (plat_mt_pm_invoke(pwr_cluster_dwn, cpu, state) != 0) { 117*91f16700Schasinglulu coordinate_cluster_pwron(); 118*91f16700Schasinglulu 119*91f16700Schasinglulu /* TODO: return on fail. 120*91f16700Schasinglulu * Add a 'return' here before adding any code following 121*91f16700Schasinglulu * the if-block. 122*91f16700Schasinglulu */ 123*91f16700Schasinglulu } 124*91f16700Schasinglulu } 125*91f16700Schasinglulu 126*91f16700Schasinglulu static void plat_cluster_pwron_common(unsigned int cpu, 127*91f16700Schasinglulu const psci_power_state_t *state, unsigned int req_pstate) 128*91f16700Schasinglulu { 129*91f16700Schasinglulu assert(cpu == plat_my_core_pos()); 130*91f16700Schasinglulu 131*91f16700Schasinglulu if (plat_mt_pm_invoke(pwr_cluster_on, cpu, state) != 0) { 132*91f16700Schasinglulu /* TODO: return on fail. 133*91f16700Schasinglulu * Add a 'return' here before adding any code following 134*91f16700Schasinglulu * the if-block. 135*91f16700Schasinglulu */ 136*91f16700Schasinglulu } 137*91f16700Schasinglulu } 138*91f16700Schasinglulu 139*91f16700Schasinglulu /* 140*91f16700Schasinglulu * Common MTK_platform operations to power on/off a 141*91f16700Schasinglulu * mcusys in response to a CPU_ON, CPU_OFF or CPU_SUSPEND request. 142*91f16700Schasinglulu */ 143*91f16700Schasinglulu 144*91f16700Schasinglulu static void plat_mcusys_pwrdwn_common(unsigned int cpu, 145*91f16700Schasinglulu const psci_power_state_t *state, unsigned int req_pstate) 146*91f16700Schasinglulu { 147*91f16700Schasinglulu assert(cpu == plat_my_core_pos()); 148*91f16700Schasinglulu 149*91f16700Schasinglulu if (plat_mt_pm_invoke(pwr_mcusys_dwn, cpu, state) != 0) { 150*91f16700Schasinglulu return; /* return on fail */ 151*91f16700Schasinglulu } 152*91f16700Schasinglulu 153*91f16700Schasinglulu mt_gic_distif_save(); 154*91f16700Schasinglulu gic_sgi_save_all(); 155*91f16700Schasinglulu } 156*91f16700Schasinglulu 157*91f16700Schasinglulu static void plat_mcusys_pwron_common(unsigned int cpu, 158*91f16700Schasinglulu const psci_power_state_t *state, unsigned int req_pstate) 159*91f16700Schasinglulu { 160*91f16700Schasinglulu assert(cpu == plat_my_core_pos()); 161*91f16700Schasinglulu 162*91f16700Schasinglulu if (plat_mt_pm_invoke(pwr_mcusys_on, cpu, state) != 0) { 163*91f16700Schasinglulu return; /* return on fail */ 164*91f16700Schasinglulu } 165*91f16700Schasinglulu 166*91f16700Schasinglulu mt_gic_init(); 167*91f16700Schasinglulu mt_gic_distif_restore(); 168*91f16700Schasinglulu gic_sgi_restore_all(); 169*91f16700Schasinglulu 170*91f16700Schasinglulu dfd_resume(); 171*91f16700Schasinglulu 172*91f16700Schasinglulu plat_mt_pm_invoke_no_check(pwr_mcusys_on_finished, cpu, state); 173*91f16700Schasinglulu } 174*91f16700Schasinglulu 175*91f16700Schasinglulu /* 176*91f16700Schasinglulu * plat_psci_ops implementation 177*91f16700Schasinglulu */ 178*91f16700Schasinglulu 179*91f16700Schasinglulu static void plat_cpu_standby(plat_local_state_t cpu_state) 180*91f16700Schasinglulu { 181*91f16700Schasinglulu uint64_t scr; 182*91f16700Schasinglulu 183*91f16700Schasinglulu scr = read_scr_el3(); 184*91f16700Schasinglulu write_scr_el3(scr | SCR_IRQ_BIT | SCR_FIQ_BIT); 185*91f16700Schasinglulu 186*91f16700Schasinglulu isb(); 187*91f16700Schasinglulu dsb(); 188*91f16700Schasinglulu wfi(); 189*91f16700Schasinglulu 190*91f16700Schasinglulu write_scr_el3(scr); 191*91f16700Schasinglulu } 192*91f16700Schasinglulu 193*91f16700Schasinglulu static int plat_power_domain_on(u_register_t mpidr) 194*91f16700Schasinglulu { 195*91f16700Schasinglulu unsigned int cpu = (unsigned int)plat_core_pos_by_mpidr(mpidr); 196*91f16700Schasinglulu unsigned int cluster = 0U; 197*91f16700Schasinglulu 198*91f16700Schasinglulu if (cpu >= PLATFORM_CORE_COUNT) { 199*91f16700Schasinglulu return PSCI_E_INVALID_PARAMS; 200*91f16700Schasinglulu } 201*91f16700Schasinglulu 202*91f16700Schasinglulu if (!spm_get_cluster_powerstate(cluster)) { 203*91f16700Schasinglulu spm_poweron_cluster(cluster); 204*91f16700Schasinglulu } 205*91f16700Schasinglulu 206*91f16700Schasinglulu /* init CPU reset arch as AARCH64 */ 207*91f16700Schasinglulu mcucfg_init_archstate(cluster, cpu, true); 208*91f16700Schasinglulu mcucfg_set_bootaddr(cluster, cpu, secure_entrypoint); 209*91f16700Schasinglulu spm_poweron_cpu(cluster, cpu); 210*91f16700Schasinglulu 211*91f16700Schasinglulu return PSCI_E_SUCCESS; 212*91f16700Schasinglulu } 213*91f16700Schasinglulu 214*91f16700Schasinglulu static void plat_power_domain_on_finish(const psci_power_state_t *state) 215*91f16700Schasinglulu { 216*91f16700Schasinglulu unsigned long mpidr = read_mpidr_el1(); 217*91f16700Schasinglulu unsigned int cpu = (unsigned int)plat_core_pos_by_mpidr(mpidr); 218*91f16700Schasinglulu 219*91f16700Schasinglulu assert(cpu < PLATFORM_CORE_COUNT); 220*91f16700Schasinglulu 221*91f16700Schasinglulu /* Allow IRQs to wakeup this core in IDLE flow */ 222*91f16700Schasinglulu mcucfg_enable_gic_wakeup(0U, cpu); 223*91f16700Schasinglulu 224*91f16700Schasinglulu if (IS_CLUSTER_OFF_STATE(state)) { 225*91f16700Schasinglulu plat_cluster_pwron_common(cpu, state, 0U); 226*91f16700Schasinglulu } 227*91f16700Schasinglulu 228*91f16700Schasinglulu plat_cpu_pwron_common(cpu, state, 0U); 229*91f16700Schasinglulu } 230*91f16700Schasinglulu 231*91f16700Schasinglulu static void plat_power_domain_off(const psci_power_state_t *state) 232*91f16700Schasinglulu { 233*91f16700Schasinglulu unsigned long mpidr = read_mpidr_el1(); 234*91f16700Schasinglulu unsigned int cpu = (unsigned int)plat_core_pos_by_mpidr(mpidr); 235*91f16700Schasinglulu 236*91f16700Schasinglulu assert(cpu < PLATFORM_CORE_COUNT); 237*91f16700Schasinglulu 238*91f16700Schasinglulu plat_cpu_pwrdwn_common(cpu, state, 0U); 239*91f16700Schasinglulu spm_poweroff_cpu(0U, cpu); 240*91f16700Schasinglulu 241*91f16700Schasinglulu /* prevent unintended IRQs from waking up the hot-unplugged core */ 242*91f16700Schasinglulu mcucfg_disable_gic_wakeup(0U, cpu); 243*91f16700Schasinglulu 244*91f16700Schasinglulu if (IS_CLUSTER_OFF_STATE(state)) { 245*91f16700Schasinglulu plat_cluster_pwrdwn_common(cpu, state, 0U); 246*91f16700Schasinglulu } 247*91f16700Schasinglulu } 248*91f16700Schasinglulu 249*91f16700Schasinglulu static void plat_power_domain_suspend(const psci_power_state_t *state) 250*91f16700Schasinglulu { 251*91f16700Schasinglulu unsigned int cpu = plat_my_core_pos(); 252*91f16700Schasinglulu 253*91f16700Schasinglulu assert(cpu < PLATFORM_CORE_COUNT); 254*91f16700Schasinglulu 255*91f16700Schasinglulu plat_mt_pm_invoke_no_check(pwr_prompt, cpu, state); 256*91f16700Schasinglulu 257*91f16700Schasinglulu /* Perform the common CPU specific operations */ 258*91f16700Schasinglulu plat_cpu_pwrdwn_common(cpu, state, plat_power_state[cpu]); 259*91f16700Schasinglulu 260*91f16700Schasinglulu if (IS_CLUSTER_OFF_STATE(state)) { 261*91f16700Schasinglulu /* Perform the common cluster specific operations */ 262*91f16700Schasinglulu plat_cluster_pwrdwn_common(cpu, state, plat_power_state[cpu]); 263*91f16700Schasinglulu } 264*91f16700Schasinglulu 265*91f16700Schasinglulu if (IS_MCUSYS_OFF_STATE(state)) { 266*91f16700Schasinglulu /* Perform the common mcusys specific operations */ 267*91f16700Schasinglulu plat_mcusys_pwrdwn_common(cpu, state, plat_power_state[cpu]); 268*91f16700Schasinglulu } 269*91f16700Schasinglulu } 270*91f16700Schasinglulu 271*91f16700Schasinglulu static void plat_power_domain_suspend_finish(const psci_power_state_t *state) 272*91f16700Schasinglulu { 273*91f16700Schasinglulu unsigned int cpu = plat_my_core_pos(); 274*91f16700Schasinglulu 275*91f16700Schasinglulu assert(cpu < PLATFORM_CORE_COUNT); 276*91f16700Schasinglulu 277*91f16700Schasinglulu if (IS_MCUSYS_OFF_STATE(state)) { 278*91f16700Schasinglulu /* Perform the common mcusys specific operations */ 279*91f16700Schasinglulu plat_mcusys_pwron_common(cpu, state, plat_power_state[cpu]); 280*91f16700Schasinglulu } 281*91f16700Schasinglulu 282*91f16700Schasinglulu if (IS_CLUSTER_OFF_STATE(state)) { 283*91f16700Schasinglulu /* Perform the common cluster specific operations */ 284*91f16700Schasinglulu plat_cluster_pwron_common(cpu, state, plat_power_state[cpu]); 285*91f16700Schasinglulu } 286*91f16700Schasinglulu 287*91f16700Schasinglulu /* Perform the common CPU specific operations */ 288*91f16700Schasinglulu plat_cpu_pwron_common(cpu, state, plat_power_state[cpu]); 289*91f16700Schasinglulu 290*91f16700Schasinglulu plat_mt_pm_invoke_no_check(pwr_reflect, cpu, state); 291*91f16700Schasinglulu } 292*91f16700Schasinglulu 293*91f16700Schasinglulu static int plat_validate_power_state(unsigned int power_state, 294*91f16700Schasinglulu psci_power_state_t *req_state) 295*91f16700Schasinglulu { 296*91f16700Schasinglulu unsigned int pstate = psci_get_pstate_type(power_state); 297*91f16700Schasinglulu unsigned int aff_lvl = psci_get_pstate_pwrlvl(power_state); 298*91f16700Schasinglulu unsigned int cpu = plat_my_core_pos(); 299*91f16700Schasinglulu 300*91f16700Schasinglulu if (aff_lvl > PLAT_MAX_PWR_LVL) { 301*91f16700Schasinglulu return PSCI_E_INVALID_PARAMS; 302*91f16700Schasinglulu } 303*91f16700Schasinglulu 304*91f16700Schasinglulu if (pstate == PSTATE_TYPE_STANDBY) { 305*91f16700Schasinglulu req_state->pwr_domain_state[0] = PLAT_MAX_RET_STATE; 306*91f16700Schasinglulu } else { 307*91f16700Schasinglulu unsigned int i; 308*91f16700Schasinglulu unsigned int pstate_id = psci_get_pstate_id(power_state); 309*91f16700Schasinglulu plat_local_state_t s = MTK_LOCAL_STATE_OFF; 310*91f16700Schasinglulu 311*91f16700Schasinglulu /* Use pstate_id to be power domain state */ 312*91f16700Schasinglulu if (pstate_id > s) { 313*91f16700Schasinglulu s = (plat_local_state_t)pstate_id; 314*91f16700Schasinglulu } 315*91f16700Schasinglulu 316*91f16700Schasinglulu for (i = 0U; i <= aff_lvl; i++) { 317*91f16700Schasinglulu req_state->pwr_domain_state[i] = s; 318*91f16700Schasinglulu } 319*91f16700Schasinglulu } 320*91f16700Schasinglulu 321*91f16700Schasinglulu plat_power_state[cpu] = power_state; 322*91f16700Schasinglulu return PSCI_E_SUCCESS; 323*91f16700Schasinglulu } 324*91f16700Schasinglulu 325*91f16700Schasinglulu static void plat_get_sys_suspend_power_state(psci_power_state_t *req_state) 326*91f16700Schasinglulu { 327*91f16700Schasinglulu unsigned int lv; 328*91f16700Schasinglulu unsigned int cpu = plat_my_core_pos(); 329*91f16700Schasinglulu 330*91f16700Schasinglulu for (lv = PSCI_CPU_PWR_LVL; lv <= PLAT_MAX_PWR_LVL; lv++) { 331*91f16700Schasinglulu req_state->pwr_domain_state[lv] = PLAT_MAX_OFF_STATE; 332*91f16700Schasinglulu } 333*91f16700Schasinglulu 334*91f16700Schasinglulu plat_power_state[cpu] = 335*91f16700Schasinglulu psci_make_powerstate( 336*91f16700Schasinglulu MT_PLAT_PWR_STATE_SYSTEM_SUSPEND, 337*91f16700Schasinglulu PSTATE_TYPE_POWERDOWN, PLAT_MAX_PWR_LVL); 338*91f16700Schasinglulu 339*91f16700Schasinglulu flush_dcache_range((uintptr_t) 340*91f16700Schasinglulu &plat_power_state[cpu], 341*91f16700Schasinglulu sizeof(plat_power_state[cpu])); 342*91f16700Schasinglulu } 343*91f16700Schasinglulu 344*91f16700Schasinglulu /******************************************************************************* 345*91f16700Schasinglulu * MTK handlers to shutdown/reboot the system 346*91f16700Schasinglulu ******************************************************************************/ 347*91f16700Schasinglulu static void __dead2 plat_mtk_system_reset(void) 348*91f16700Schasinglulu { 349*91f16700Schasinglulu struct bl_aux_gpio_info *gpio_reset = plat_get_mtk_gpio_reset(); 350*91f16700Schasinglulu 351*91f16700Schasinglulu INFO("MTK System Reset\n"); 352*91f16700Schasinglulu 353*91f16700Schasinglulu gpio_set_value(gpio_reset->index, gpio_reset->polarity); 354*91f16700Schasinglulu 355*91f16700Schasinglulu wfi(); 356*91f16700Schasinglulu ERROR("MTK System Reset: operation not handled.\n"); 357*91f16700Schasinglulu panic(); 358*91f16700Schasinglulu } 359*91f16700Schasinglulu 360*91f16700Schasinglulu static void __dead2 plat_mtk_system_off(void) 361*91f16700Schasinglulu { 362*91f16700Schasinglulu INFO("MTK System Off\n"); 363*91f16700Schasinglulu 364*91f16700Schasinglulu rtc_power_off_sequence(); 365*91f16700Schasinglulu pmic_power_off(); 366*91f16700Schasinglulu 367*91f16700Schasinglulu wfi(); 368*91f16700Schasinglulu ERROR("MTK System Off: operation not handled.\n"); 369*91f16700Schasinglulu panic(); 370*91f16700Schasinglulu } 371*91f16700Schasinglulu 372*91f16700Schasinglulu static const plat_psci_ops_t plat_psci_ops = { 373*91f16700Schasinglulu .system_reset = plat_mtk_system_reset, 374*91f16700Schasinglulu .system_off = plat_mtk_system_off, 375*91f16700Schasinglulu .cpu_standby = plat_cpu_standby, 376*91f16700Schasinglulu .pwr_domain_on = plat_power_domain_on, 377*91f16700Schasinglulu .pwr_domain_on_finish = plat_power_domain_on_finish, 378*91f16700Schasinglulu .pwr_domain_off = plat_power_domain_off, 379*91f16700Schasinglulu .pwr_domain_suspend = plat_power_domain_suspend, 380*91f16700Schasinglulu .pwr_domain_suspend_finish = plat_power_domain_suspend_finish, 381*91f16700Schasinglulu .validate_power_state = plat_validate_power_state, 382*91f16700Schasinglulu .get_sys_suspend_power_state = plat_get_sys_suspend_power_state 383*91f16700Schasinglulu }; 384*91f16700Schasinglulu 385*91f16700Schasinglulu int plat_setup_psci_ops(uintptr_t sec_entrypoint, 386*91f16700Schasinglulu const plat_psci_ops_t **psci_ops) 387*91f16700Schasinglulu { 388*91f16700Schasinglulu *psci_ops = &plat_psci_ops; 389*91f16700Schasinglulu secure_entrypoint = sec_entrypoint; 390*91f16700Schasinglulu 391*91f16700Schasinglulu /* 392*91f16700Schasinglulu * init the warm reset config for boot CPU 393*91f16700Schasinglulu * reset arch as AARCH64 394*91f16700Schasinglulu * reset addr as function bl31_warm_entrypoint() 395*91f16700Schasinglulu */ 396*91f16700Schasinglulu mcucfg_init_archstate(0U, 0U, true); 397*91f16700Schasinglulu mcucfg_set_bootaddr(0U, 0U, secure_entrypoint); 398*91f16700Schasinglulu 399*91f16700Schasinglulu spmc_init(); 400*91f16700Schasinglulu plat_mt_pm = mt_plat_cpu_pm_init(); 401*91f16700Schasinglulu 402*91f16700Schasinglulu return 0; 403*91f16700Schasinglulu } 404