1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (c) 2021-2022, ARM Limited and Contributors. All rights reserved. 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu */ 6*91f16700Schasinglulu 7*91f16700Schasinglulu #ifndef PLATFORM_DEF_H 8*91f16700Schasinglulu #define PLATFORM_DEF_H 9*91f16700Schasinglulu 10*91f16700Schasinglulu #define PLAT_PRIMARY_CPU 0x0 11*91f16700Schasinglulu 12*91f16700Schasinglulu #define MT_GIC_BASE (0x0C000000) 13*91f16700Schasinglulu #define MCUCFG_BASE (0x0C530000) 14*91f16700Schasinglulu #define IO_PHYS (0x10000000) 15*91f16700Schasinglulu 16*91f16700Schasinglulu /* Aggregate of all devices for MMU mapping */ 17*91f16700Schasinglulu #define MTK_DEV_RNG0_BASE IO_PHYS 18*91f16700Schasinglulu #define MTK_DEV_RNG0_SIZE 0x10000000 19*91f16700Schasinglulu #define MTK_DEV_RNG2_BASE MT_GIC_BASE 20*91f16700Schasinglulu #define MTK_DEV_RNG2_SIZE 0x600000 21*91f16700Schasinglulu #define MTK_MCDI_SRAM_BASE 0x11B000 22*91f16700Schasinglulu #define MTK_MCDI_SRAM_MAP_SIZE 0x1000 23*91f16700Schasinglulu 24*91f16700Schasinglulu #define APUSYS_BASE 0x19000000 25*91f16700Schasinglulu #define APUSYS_SCTRL_REVISER_BASE 0x19021000 26*91f16700Schasinglulu #define APUSYS_SCTRL_REVISER_SIZE 0x1000 27*91f16700Schasinglulu #define APUSYS_APU_S_S_4_BASE 0x190F2000 28*91f16700Schasinglulu #define APUSYS_APU_S_S_4_SIZE 0x1000 29*91f16700Schasinglulu #define APUSYS_APU_PLL_BASE 0x190F3000 30*91f16700Schasinglulu #define APUSYS_APU_PLL_SIZE 0x1000 31*91f16700Schasinglulu #define APUSYS_APU_ACC_BASE 0x190F4000 32*91f16700Schasinglulu #define APUSYS_APU_ACC_SIZE 0x1000 33*91f16700Schasinglulu 34*91f16700Schasinglulu #define TOPCKGEN_BASE (IO_PHYS + 0x00000000) 35*91f16700Schasinglulu #define INFRACFG_AO_BASE (IO_PHYS + 0x00001000) 36*91f16700Schasinglulu #define SPM_BASE (IO_PHYS + 0x00006000) 37*91f16700Schasinglulu #define RGU_BASE (IO_PHYS + 0x00007000) 38*91f16700Schasinglulu #define APMIXEDSYS (IO_PHYS + 0x0000C000) 39*91f16700Schasinglulu #define DRM_BASE (IO_PHYS + 0x0000D000) 40*91f16700Schasinglulu #define SSPM_MBOX_BASE (IO_PHYS + 0x00480000) 41*91f16700Schasinglulu #define PERICFG_AO_BASE (IO_PHYS + 0x01003000) 42*91f16700Schasinglulu #define VPPSYS0_BASE (IO_PHYS + 0x04000000) 43*91f16700Schasinglulu #define VPPSYS1_BASE (IO_PHYS + 0x04f00000) 44*91f16700Schasinglulu #define VDOSYS0_BASE (IO_PHYS + 0x0C01A000) 45*91f16700Schasinglulu #define VDOSYS1_BASE (IO_PHYS + 0x0C100000) 46*91f16700Schasinglulu #define DVFSRC_BASE (IO_PHYS + 0x00012000) 47*91f16700Schasinglulu 48*91f16700Schasinglulu /******************************************************************************* 49*91f16700Schasinglulu * DP/eDP related constants 50*91f16700Schasinglulu ******************************************************************************/ 51*91f16700Schasinglulu #define EDP_SEC_BASE (IO_PHYS + 0x0C504000) 52*91f16700Schasinglulu #define DP_SEC_BASE (IO_PHYS + 0x0C604000) 53*91f16700Schasinglulu #define EDP_SEC_SIZE 0x1000 54*91f16700Schasinglulu #define DP_SEC_SIZE 0x1000 55*91f16700Schasinglulu 56*91f16700Schasinglulu /******************************************************************************* 57*91f16700Schasinglulu * GPIO related constants 58*91f16700Schasinglulu ******************************************************************************/ 59*91f16700Schasinglulu #define GPIO_BASE (IO_PHYS + 0x00005000) 60*91f16700Schasinglulu #define IOCFG_BM_BASE (IO_PHYS + 0x01D10000) 61*91f16700Schasinglulu #define IOCFG_BL_BASE (IO_PHYS + 0x01D30000) 62*91f16700Schasinglulu #define IOCFG_BR_BASE (IO_PHYS + 0x01D40000) 63*91f16700Schasinglulu #define IOCFG_LM_BASE (IO_PHYS + 0x01E20000) 64*91f16700Schasinglulu #define IOCFG_RB_BASE (IO_PHYS + 0x01EB0000) 65*91f16700Schasinglulu #define IOCFG_TL_BASE (IO_PHYS + 0x01F40000) 66*91f16700Schasinglulu 67*91f16700Schasinglulu /******************************************************************************* 68*91f16700Schasinglulu * UART related constants 69*91f16700Schasinglulu ******************************************************************************/ 70*91f16700Schasinglulu #define UART0_BASE (IO_PHYS + 0x01001100) 71*91f16700Schasinglulu #define UART1_BASE (IO_PHYS + 0x01001200) 72*91f16700Schasinglulu 73*91f16700Schasinglulu #define UART_BAUDRATE 115200 74*91f16700Schasinglulu 75*91f16700Schasinglulu /******************************************************************************* 76*91f16700Schasinglulu * PMIC related constants 77*91f16700Schasinglulu ******************************************************************************/ 78*91f16700Schasinglulu #define PMIC_WRAP_BASE (IO_PHYS + 0x00024000) 79*91f16700Schasinglulu 80*91f16700Schasinglulu /******************************************************************************* 81*91f16700Schasinglulu * EMI MPU related constants 82*91f16700Schasinglulu ******************************************************************************/ 83*91f16700Schasinglulu #define EMI_MPU_BASE (IO_PHYS + 0x00226000) 84*91f16700Schasinglulu #define SUB_EMI_MPU_BASE (IO_PHYS + 0x00225000) 85*91f16700Schasinglulu 86*91f16700Schasinglulu /******************************************************************************* 87*91f16700Schasinglulu * System counter frequency related constants 88*91f16700Schasinglulu ******************************************************************************/ 89*91f16700Schasinglulu #define SYS_COUNTER_FREQ_IN_TICKS 13000000 90*91f16700Schasinglulu #define SYS_COUNTER_FREQ_IN_MHZ 13 91*91f16700Schasinglulu 92*91f16700Schasinglulu /******************************************************************************* 93*91f16700Schasinglulu * GIC-600 & interrupt handling related constants 94*91f16700Schasinglulu ******************************************************************************/ 95*91f16700Schasinglulu /* Base MTK_platform compatible GIC memory map */ 96*91f16700Schasinglulu #define BASE_GICD_BASE MT_GIC_BASE 97*91f16700Schasinglulu #define MT_GIC_RDIST_BASE (MT_GIC_BASE + 0x40000) 98*91f16700Schasinglulu 99*91f16700Schasinglulu #define SYS_CIRQ_BASE (IO_PHYS + 0x204000) 100*91f16700Schasinglulu #define CIRQ_REG_NUM 23 101*91f16700Schasinglulu #define CIRQ_IRQ_NUM 730 102*91f16700Schasinglulu #define CIRQ_SPI_START 96 103*91f16700Schasinglulu #define MD_WDT_IRQ_BIT_ID 141 104*91f16700Schasinglulu /******************************************************************************* 105*91f16700Schasinglulu * Platform binary types for linking 106*91f16700Schasinglulu ******************************************************************************/ 107*91f16700Schasinglulu #define PLATFORM_LINKER_FORMAT "elf64-littleaarch64" 108*91f16700Schasinglulu #define PLATFORM_LINKER_ARCH aarch64 109*91f16700Schasinglulu 110*91f16700Schasinglulu /******************************************************************************* 111*91f16700Schasinglulu * Generic platform constants 112*91f16700Schasinglulu ******************************************************************************/ 113*91f16700Schasinglulu #define PLATFORM_STACK_SIZE 0x800 114*91f16700Schasinglulu 115*91f16700Schasinglulu #define FIRMWARE_WELCOME_STR "Booting Trusted Firmware\n" 116*91f16700Schasinglulu 117*91f16700Schasinglulu #define PLAT_MAX_PWR_LVL U(3) 118*91f16700Schasinglulu #define PLAT_MAX_RET_STATE U(1) 119*91f16700Schasinglulu #define PLAT_MAX_OFF_STATE U(9) 120*91f16700Schasinglulu 121*91f16700Schasinglulu #define PLATFORM_SYSTEM_COUNT U(1) 122*91f16700Schasinglulu #define PLATFORM_MCUSYS_COUNT U(1) 123*91f16700Schasinglulu #define PLATFORM_CLUSTER_COUNT U(1) 124*91f16700Schasinglulu #define PLATFORM_CLUSTER0_CORE_COUNT U(8) 125*91f16700Schasinglulu #define PLATFORM_CLUSTER1_CORE_COUNT U(0) 126*91f16700Schasinglulu 127*91f16700Schasinglulu #define PLATFORM_CORE_COUNT (PLATFORM_CLUSTER0_CORE_COUNT) 128*91f16700Schasinglulu #define PLATFORM_MAX_CPUS_PER_CLUSTER U(8) 129*91f16700Schasinglulu 130*91f16700Schasinglulu #define SOC_CHIP_ID U(0x8195) 131*91f16700Schasinglulu 132*91f16700Schasinglulu /******************************************************************************* 133*91f16700Schasinglulu * Platform memory map related constants 134*91f16700Schasinglulu ******************************************************************************/ 135*91f16700Schasinglulu #define TZRAM_BASE 0x54600000 136*91f16700Schasinglulu #define TZRAM_SIZE 0x00040000 137*91f16700Schasinglulu 138*91f16700Schasinglulu /******************************************************************************* 139*91f16700Schasinglulu * BL31 specific defines. 140*91f16700Schasinglulu ******************************************************************************/ 141*91f16700Schasinglulu /* 142*91f16700Schasinglulu * Put BL3-1 at the top of the Trusted SRAM (just below the shared memory, if 143*91f16700Schasinglulu * present). BL31_BASE is calculated using the current BL3-1 debug size plus a 144*91f16700Schasinglulu * little space for growth. 145*91f16700Schasinglulu */ 146*91f16700Schasinglulu #define BL31_BASE (TZRAM_BASE + 0x1000) 147*91f16700Schasinglulu #define BL31_LIMIT (TZRAM_BASE + TZRAM_SIZE) 148*91f16700Schasinglulu 149*91f16700Schasinglulu /******************************************************************************* 150*91f16700Schasinglulu * Platform specific page table and MMU setup constants 151*91f16700Schasinglulu ******************************************************************************/ 152*91f16700Schasinglulu #define PLAT_PHY_ADDR_SPACE_SIZE (1ULL << 32) 153*91f16700Schasinglulu #define PLAT_VIRT_ADDR_SPACE_SIZE (1ULL << 32) 154*91f16700Schasinglulu #define MAX_XLAT_TABLES 16 155*91f16700Schasinglulu #define MAX_MMAP_REGIONS 16 156*91f16700Schasinglulu 157*91f16700Schasinglulu /******************************************************************************* 158*91f16700Schasinglulu * Declarations and constants to access the mailboxes safely. Each mailbox is 159*91f16700Schasinglulu * aligned on the biggest cache line size in the platform. This is known only 160*91f16700Schasinglulu * to the platform as it might have a combination of integrated and external 161*91f16700Schasinglulu * caches. Such alignment ensures that two maiboxes do not sit on the same cache 162*91f16700Schasinglulu * line at any cache level. They could belong to different cpus/clusters & 163*91f16700Schasinglulu * get written while being protected by different locks causing corruption of 164*91f16700Schasinglulu * a valid mailbox address. 165*91f16700Schasinglulu ******************************************************************************/ 166*91f16700Schasinglulu #define CACHE_WRITEBACK_SHIFT 6 167*91f16700Schasinglulu #define CACHE_WRITEBACK_GRANULE (1 << CACHE_WRITEBACK_SHIFT) 168*91f16700Schasinglulu #endif /* PLATFORM_DEF_H */ 169