1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (c) 2020, MediaTek Inc. All rights reserved. 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu */ 6*91f16700Schasinglulu 7*91f16700Schasinglulu #ifndef MTSPMC_PRIVATE_H 8*91f16700Schasinglulu #define MTSPMC_PRIVATE_H 9*91f16700Schasinglulu 10*91f16700Schasinglulu #include <lib/utils_def.h> 11*91f16700Schasinglulu #include <platform_def.h> 12*91f16700Schasinglulu 13*91f16700Schasinglulu unsigned long read_cpuectlr(void); 14*91f16700Schasinglulu void write_cpuectlr(unsigned long cpuectlr); 15*91f16700Schasinglulu 16*91f16700Schasinglulu unsigned long read_cpupwrctlr_el1(void); 17*91f16700Schasinglulu void write_cpupwrctlr_el1(unsigned long cpuectlr); 18*91f16700Schasinglulu 19*91f16700Schasinglulu /* 20*91f16700Schasinglulu * per_cpu/cluster helper 21*91f16700Schasinglulu */ 22*91f16700Schasinglulu struct per_cpu_reg { 23*91f16700Schasinglulu unsigned int cluster_addr; 24*91f16700Schasinglulu unsigned int cpu_stride; 25*91f16700Schasinglulu }; 26*91f16700Schasinglulu 27*91f16700Schasinglulu #define per_cpu(cluster, cpu, reg) \ 28*91f16700Schasinglulu (reg[cluster].cluster_addr + (cpu << reg[cluster].cpu_stride)) 29*91f16700Schasinglulu 30*91f16700Schasinglulu #define per_cluster(cluster, reg) (reg[cluster].cluster_addr) 31*91f16700Schasinglulu 32*91f16700Schasinglulu #define SPM_REG(ofs) (uint32_t)(SPM_BASE + (ofs)) 33*91f16700Schasinglulu #define MCUCFG_REG(ofs) (uint32_t)(MCUCFG_BASE + (ofs)) 34*91f16700Schasinglulu #define INFRACFG_AO_REG(ofs) (uint32_t)(INFRACFG_AO_BASE + (ofs)) 35*91f16700Schasinglulu 36*91f16700Schasinglulu /* === SPMC related registers */ 37*91f16700Schasinglulu #define SPM_POWERON_CONFIG_EN SPM_REG(0x000) 38*91f16700Schasinglulu /* bit-fields of SPM_POWERON_CONFIG_EN */ 39*91f16700Schasinglulu #define PROJECT_CODE (U(0xb16) << 16) 40*91f16700Schasinglulu #define BCLK_CG_EN BIT(0) 41*91f16700Schasinglulu 42*91f16700Schasinglulu #define SPM_PWR_STATUS SPM_REG(0x16c) 43*91f16700Schasinglulu #define SPM_PWR_STATUS_2ND SPM_REG(0x170) 44*91f16700Schasinglulu #define SPM_CPU_PWR_STATUS SPM_REG(0x174) 45*91f16700Schasinglulu 46*91f16700Schasinglulu /* bit-fields of SPM_PWR_STATUS */ 47*91f16700Schasinglulu #define MD BIT(0) 48*91f16700Schasinglulu #define CONN BIT(1) 49*91f16700Schasinglulu #define DDRPHY BIT(2) 50*91f16700Schasinglulu #define DISP BIT(3) 51*91f16700Schasinglulu #define MFG BIT(4) 52*91f16700Schasinglulu #define ISP BIT(5) 53*91f16700Schasinglulu #define INFRA BIT(6) 54*91f16700Schasinglulu #define VDEC BIT(7) 55*91f16700Schasinglulu #define MP0_CPUTOP BIT(8) 56*91f16700Schasinglulu #define MP0_CPU0 BIT(9) 57*91f16700Schasinglulu #define MP0_CPU1 BIT(10) 58*91f16700Schasinglulu #define MP0_CPU2 BIT(11) 59*91f16700Schasinglulu #define MP0_CPU3 BIT(12) 60*91f16700Schasinglulu #define MCUSYS BIT(14) 61*91f16700Schasinglulu #define MP0_CPU4 BIT(15) 62*91f16700Schasinglulu #define MP0_CPU5 BIT(16) 63*91f16700Schasinglulu #define MP0_CPU6 BIT(17) 64*91f16700Schasinglulu #define MP0_CPU7 BIT(18) 65*91f16700Schasinglulu #define VEN BIT(21) 66*91f16700Schasinglulu 67*91f16700Schasinglulu /* === SPMC related registers */ 68*91f16700Schasinglulu #define SPM_MCUSYS_PWR_CON MCUCFG_REG(0xd200) 69*91f16700Schasinglulu #define SPM_MP0_CPUTOP_PWR_CON MCUCFG_REG(0xd204) 70*91f16700Schasinglulu #define SPM_MP0_CPU0_PWR_CON MCUCFG_REG(0xd208) 71*91f16700Schasinglulu #define SPM_MP0_CPU1_PWR_CON MCUCFG_REG(0xd20c) 72*91f16700Schasinglulu #define SPM_MP0_CPU2_PWR_CON MCUCFG_REG(0xd210) 73*91f16700Schasinglulu #define SPM_MP0_CPU3_PWR_CON MCUCFG_REG(0xd214) 74*91f16700Schasinglulu #define SPM_MP0_CPU4_PWR_CON MCUCFG_REG(0xd218) 75*91f16700Schasinglulu #define SPM_MP0_CPU5_PWR_CON MCUCFG_REG(0xd21c) 76*91f16700Schasinglulu #define SPM_MP0_CPU6_PWR_CON MCUCFG_REG(0xd220) 77*91f16700Schasinglulu #define SPM_MP0_CPU7_PWR_CON MCUCFG_REG(0xd224) 78*91f16700Schasinglulu 79*91f16700Schasinglulu /* bit fields of SPM_*_PWR_CON */ 80*91f16700Schasinglulu #define PWR_ON_ACK BIT(31) 81*91f16700Schasinglulu #define VPROC_EXT_OFF BIT(7) 82*91f16700Schasinglulu #define DORMANT_EN BIT(6) 83*91f16700Schasinglulu #define RESETPWRON_CONFIG BIT(5) 84*91f16700Schasinglulu #define PWR_CLK_DIS BIT(4) 85*91f16700Schasinglulu #define PWR_ON BIT(2) 86*91f16700Schasinglulu #define PWR_RST_B BIT(0) 87*91f16700Schasinglulu 88*91f16700Schasinglulu /**** per_cpu registers for SPM_MP0_CPU?_PWR_CON */ 89*91f16700Schasinglulu static const struct per_cpu_reg SPM_CPU_PWR[] = { 90*91f16700Schasinglulu { .cluster_addr = SPM_MP0_CPU0_PWR_CON, .cpu_stride = 2U } 91*91f16700Schasinglulu }; 92*91f16700Schasinglulu 93*91f16700Schasinglulu /**** per_cluster registers for SPM_MP0_CPUTOP_PWR_CON */ 94*91f16700Schasinglulu static const struct per_cpu_reg SPM_CLUSTER_PWR[] = { 95*91f16700Schasinglulu { .cluster_addr = SPM_MP0_CPUTOP_PWR_CON, .cpu_stride = 0U } 96*91f16700Schasinglulu }; 97*91f16700Schasinglulu 98*91f16700Schasinglulu /* === MCUCFG related registers */ 99*91f16700Schasinglulu /* aa64naa32 */ 100*91f16700Schasinglulu #define MCUCFG_MP0_CLUSTER_CFG5 MCUCFG_REG(0xc8e4) 101*91f16700Schasinglulu /* reset vectors */ 102*91f16700Schasinglulu #define MCUCFG_MP0_CLUSTER_CFG8 MCUCFG_REG(0xc900) 103*91f16700Schasinglulu #define MCUCFG_MP0_CLUSTER_CFG10 MCUCFG_REG(0xc908) 104*91f16700Schasinglulu #define MCUCFG_MP0_CLUSTER_CFG12 MCUCFG_REG(0xc910) 105*91f16700Schasinglulu #define MCUCFG_MP0_CLUSTER_CFG14 MCUCFG_REG(0xc918) 106*91f16700Schasinglulu #define MCUCFG_MP0_CLUSTER_CFG16 MCUCFG_REG(0xc920) 107*91f16700Schasinglulu #define MCUCFG_MP0_CLUSTER_CFG18 MCUCFG_REG(0xc928) 108*91f16700Schasinglulu #define MCUCFG_MP0_CLUSTER_CFG20 MCUCFG_REG(0xc930) 109*91f16700Schasinglulu #define MCUCFG_MP0_CLUSTER_CFG22 MCUCFG_REG(0xc938) 110*91f16700Schasinglulu 111*91f16700Schasinglulu /* MCUSYS DREQ BIG VPROC ISO control */ 112*91f16700Schasinglulu #define DREQ20_BIG_VPROC_ISO MCUCFG_REG(0xad8c) 113*91f16700Schasinglulu 114*91f16700Schasinglulu /**** per_cpu registers for MCUCFG_MP0_CLUSTER_CFG? */ 115*91f16700Schasinglulu static const struct per_cpu_reg MCUCFG_BOOTADDR[] = { 116*91f16700Schasinglulu { .cluster_addr = MCUCFG_MP0_CLUSTER_CFG8, .cpu_stride = 3U } 117*91f16700Schasinglulu }; 118*91f16700Schasinglulu 119*91f16700Schasinglulu /**** per_cpu registers for MCUCFG_MP0_CLUSTER_CFG5 */ 120*91f16700Schasinglulu static const struct per_cpu_reg MCUCFG_INITARCH[] = { 121*91f16700Schasinglulu { .cluster_addr = MCUCFG_MP0_CLUSTER_CFG5, .cpu_stride = 0U } 122*91f16700Schasinglulu }; 123*91f16700Schasinglulu 124*91f16700Schasinglulu #define MCUCFG_INITARCH_CPU_BIT(cpu) BIT(16U + cpu) 125*91f16700Schasinglulu /* === CPC control */ 126*91f16700Schasinglulu #define MCUCFG_CPC_FLOW_CTRL_CFG MCUCFG_REG(0xa814) 127*91f16700Schasinglulu #define MCUCFG_CPC_SPMC_PWR_STATUS MCUCFG_REG(0xa840) 128*91f16700Schasinglulu 129*91f16700Schasinglulu /* bit fields of CPC_FLOW_CTRL_CFG */ 130*91f16700Schasinglulu #define CPC_CTRL_ENABLE BIT(16) 131*91f16700Schasinglulu #define SSPM_CORE_PWR_ON_EN BIT(7) /* for cpu-hotplug */ 132*91f16700Schasinglulu #define SSPM_ALL_PWR_CTRL_EN BIT(13) /* for cpu-hotplug */ 133*91f16700Schasinglulu #define GIC_WAKEUP_IGNORE(cpu) BIT(21 + cpu) 134*91f16700Schasinglulu 135*91f16700Schasinglulu /* bit fields of CPC_SPMC_PWR_STATUS */ 136*91f16700Schasinglulu #define CORE_SPMC_PWR_ON_ACK GENMASK(11, 0) 137*91f16700Schasinglulu 138*91f16700Schasinglulu /* === APB Module infracfg_ao */ 139*91f16700Schasinglulu #define INFRA_TOPAXI_PROTECTEN INFRACFG_AO_REG(0x0220) 140*91f16700Schasinglulu #define INFRA_TOPAXI_PROTECTEN_STA0 INFRACFG_AO_REG(0x0224) 141*91f16700Schasinglulu #define INFRA_TOPAXI_PROTECTEN_STA1 INFRACFG_AO_REG(0x0228) 142*91f16700Schasinglulu #define INFRA_TOPAXI_PROTECTEN_SET INFRACFG_AO_REG(0x02a0) 143*91f16700Schasinglulu #define INFRA_TOPAXI_PROTECTEN_CLR INFRACFG_AO_REG(0x02a4) 144*91f16700Schasinglulu #define INFRA_TOPAXI_PROTECTEN_1 INFRACFG_AO_REG(0x0250) 145*91f16700Schasinglulu #define INFRA_TOPAXI_PROTECTEN_STA0_1 INFRACFG_AO_REG(0x0254) 146*91f16700Schasinglulu #define INFRA_TOPAXI_PROTECTEN_STA1_1 INFRACFG_AO_REG(0x0258) 147*91f16700Schasinglulu #define INFRA_TOPAXI_PROTECTEN_1_SET INFRACFG_AO_REG(0x02a8) 148*91f16700Schasinglulu #define INFRA_TOPAXI_PROTECTEN_1_CLR INFRACFG_AO_REG(0x02ac) 149*91f16700Schasinglulu 150*91f16700Schasinglulu /* bit fields of INFRA_TOPAXI_PROTECTEN */ 151*91f16700Schasinglulu #define MP0_SPMC_PROT_STEP1_0_MASK BIT(12) 152*91f16700Schasinglulu #define MP0_SPMC_PROT_STEP1_1_MASK (BIT(26) | BIT(12)) 153*91f16700Schasinglulu 154*91f16700Schasinglulu /* === SPARK */ 155*91f16700Schasinglulu #define VOLTAGE_04 U(0x40) 156*91f16700Schasinglulu #define VOLTAGE_05 U(0x60) 157*91f16700Schasinglulu 158*91f16700Schasinglulu #define PTP3_CPU0_SPMC_SW_CFG MCUCFG_REG(0x200) 159*91f16700Schasinglulu #define CPU0_ILDO_CONTROL5 MCUCFG_REG(0x334) 160*91f16700Schasinglulu #define CPU0_ILDO_CONTROL8 MCUCFG_REG(0x340) 161*91f16700Schasinglulu 162*91f16700Schasinglulu /* bit fields of CPU0_ILDO_CONTROL5 */ 163*91f16700Schasinglulu #define ILDO_RET_VOSEL GENMASK(7, 0) 164*91f16700Schasinglulu 165*91f16700Schasinglulu /* bit fields of PTP3_CPU_SPMC_SW_CFG */ 166*91f16700Schasinglulu #define SW_SPARK_EN BIT(0) 167*91f16700Schasinglulu 168*91f16700Schasinglulu /* bit fields of CPU0_ILDO_CONTROL8 */ 169*91f16700Schasinglulu #define ILDO_BYPASS_B BIT(0) 170*91f16700Schasinglulu 171*91f16700Schasinglulu static const struct per_cpu_reg MCUCFG_SPARK[] = { 172*91f16700Schasinglulu { .cluster_addr = PTP3_CPU0_SPMC_SW_CFG, .cpu_stride = 11U } 173*91f16700Schasinglulu }; 174*91f16700Schasinglulu 175*91f16700Schasinglulu static const struct per_cpu_reg ILDO_CONTROL5[] = { 176*91f16700Schasinglulu { .cluster_addr = CPU0_ILDO_CONTROL5, .cpu_stride = 11U } 177*91f16700Schasinglulu }; 178*91f16700Schasinglulu 179*91f16700Schasinglulu static const struct per_cpu_reg ILDO_CONTROL8[] = { 180*91f16700Schasinglulu { .cluster_addr = CPU0_ILDO_CONTROL8, .cpu_stride = 11U } 181*91f16700Schasinglulu }; 182*91f16700Schasinglulu 183*91f16700Schasinglulu #endif /* MTSPMC_PRIVATE_H */ 184