1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (c) 2021, MediaTek Inc. All rights reserved. 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu */ 6*91f16700Schasinglulu 7*91f16700Schasinglulu #include <string.h> 8*91f16700Schasinglulu 9*91f16700Schasinglulu #include <common/debug.h> 10*91f16700Schasinglulu #include <lib/mmio.h> 11*91f16700Schasinglulu 12*91f16700Schasinglulu #include <mt_spm.h> 13*91f16700Schasinglulu #include <mt_spm_internal.h> 14*91f16700Schasinglulu #include <mt_spm_pmic_wrap.h> 15*91f16700Schasinglulu #include <mt_spm_reg.h> 16*91f16700Schasinglulu #include <plat_pm.h> 17*91f16700Schasinglulu #include <platform_def.h> 18*91f16700Schasinglulu 19*91f16700Schasinglulu /* PMIC_WRAP MT6359 */ 20*91f16700Schasinglulu #define VCORE_BASE_UV 40000 21*91f16700Schasinglulu #define VOLT_TO_PMIC_VAL(volt) (((volt) - VCORE_BASE_UV + 625 - 1) / 625) 22*91f16700Schasinglulu #define PMIC_VAL_TO_VOLT(pmic) (((pmic) * 625) + VCORE_BASE_UV) 23*91f16700Schasinglulu 24*91f16700Schasinglulu #define NR_PMIC_WRAP_CMD (NR_IDX_ALL) 25*91f16700Schasinglulu #define SPM_DATA_SHIFT 16 26*91f16700Schasinglulu 27*91f16700Schasinglulu #define BUCK_VGPU11_ELR0 0x15B4 28*91f16700Schasinglulu #define TOP_SPI_CON0 0x0456 29*91f16700Schasinglulu #define BUCK_TOP_CON1 0x1443 30*91f16700Schasinglulu #define TOP_CON 0x0013 31*91f16700Schasinglulu #define TOP_DIG_WPK 0x03a9 32*91f16700Schasinglulu #define TOP_CON_LOCK 0x03a8 33*91f16700Schasinglulu #define TOP_CLK_CON0 0x0134 34*91f16700Schasinglulu 35*91f16700Schasinglulu struct pmic_wrap_cmd { 36*91f16700Schasinglulu unsigned long cmd_addr; 37*91f16700Schasinglulu unsigned long cmd_wdata; 38*91f16700Schasinglulu }; 39*91f16700Schasinglulu 40*91f16700Schasinglulu struct pmic_wrap_setting { 41*91f16700Schasinglulu enum pmic_wrap_phase_id phase; 42*91f16700Schasinglulu struct pmic_wrap_cmd addr[NR_PMIC_WRAP_CMD]; 43*91f16700Schasinglulu struct { 44*91f16700Schasinglulu struct { 45*91f16700Schasinglulu unsigned long cmd_addr; 46*91f16700Schasinglulu unsigned long cmd_wdata; 47*91f16700Schasinglulu } _[NR_PMIC_WRAP_CMD]; 48*91f16700Schasinglulu const int nr_idx; 49*91f16700Schasinglulu } set[NR_PMIC_WRAP_PHASE]; 50*91f16700Schasinglulu }; 51*91f16700Schasinglulu 52*91f16700Schasinglulu static struct pmic_wrap_setting pw = { 53*91f16700Schasinglulu .phase = NR_PMIC_WRAP_PHASE, /* invalid setting for init */ 54*91f16700Schasinglulu .addr = { {0UL, 0UL} }, 55*91f16700Schasinglulu .set[PMIC_WRAP_PHASE_ALLINONE] = { 56*91f16700Schasinglulu ._[CMD_0] = {BUCK_VGPU11_ELR0, VOLT_TO_PMIC_VAL(75000),}, 57*91f16700Schasinglulu ._[CMD_1] = {BUCK_VGPU11_ELR0, VOLT_TO_PMIC_VAL(65000),}, 58*91f16700Schasinglulu ._[CMD_2] = {BUCK_VGPU11_ELR0, VOLT_TO_PMIC_VAL(60000),}, 59*91f16700Schasinglulu ._[CMD_3] = {BUCK_VGPU11_ELR0, VOLT_TO_PMIC_VAL(55000),}, 60*91f16700Schasinglulu ._[CMD_4] = {TOP_SPI_CON0, 0x1,}, 61*91f16700Schasinglulu ._[CMD_5] = {TOP_SPI_CON0, 0x0,}, 62*91f16700Schasinglulu ._[CMD_6] = {BUCK_TOP_CON1, 0x0,}, 63*91f16700Schasinglulu ._[CMD_7] = {BUCK_TOP_CON1, 0xf,}, 64*91f16700Schasinglulu ._[CMD_8] = {TOP_CON, 0x3,}, 65*91f16700Schasinglulu ._[CMD_9] = {TOP_CON, 0x0,}, 66*91f16700Schasinglulu ._[CMD_10] = {TOP_DIG_WPK, 0x63,}, 67*91f16700Schasinglulu ._[CMD_11] = {TOP_CON_LOCK, 0x15,}, 68*91f16700Schasinglulu ._[CMD_12] = {TOP_DIG_WPK, 0x0,}, 69*91f16700Schasinglulu ._[CMD_13] = {TOP_CON_LOCK, 0x0,}, 70*91f16700Schasinglulu ._[CMD_14] = {TOP_CLK_CON0, 0x40,}, 71*91f16700Schasinglulu ._[CMD_15] = {TOP_CLK_CON0, 0x0,}, 72*91f16700Schasinglulu .nr_idx = NR_IDX_ALL, 73*91f16700Schasinglulu }, 74*91f16700Schasinglulu }; 75*91f16700Schasinglulu 76*91f16700Schasinglulu void _mt_spm_pmic_table_init(void) 77*91f16700Schasinglulu { 78*91f16700Schasinglulu struct pmic_wrap_cmd pwrap_cmd_default[NR_PMIC_WRAP_CMD] = { 79*91f16700Schasinglulu {(uint32_t)SPM_DVFS_CMD0, (uint32_t)SPM_DVFS_CMD0,}, 80*91f16700Schasinglulu {(uint32_t)SPM_DVFS_CMD1, (uint32_t)SPM_DVFS_CMD1,}, 81*91f16700Schasinglulu {(uint32_t)SPM_DVFS_CMD2, (uint32_t)SPM_DVFS_CMD2,}, 82*91f16700Schasinglulu {(uint32_t)SPM_DVFS_CMD3, (uint32_t)SPM_DVFS_CMD3,}, 83*91f16700Schasinglulu {(uint32_t)SPM_DVFS_CMD4, (uint32_t)SPM_DVFS_CMD4,}, 84*91f16700Schasinglulu {(uint32_t)SPM_DVFS_CMD5, (uint32_t)SPM_DVFS_CMD5,}, 85*91f16700Schasinglulu {(uint32_t)SPM_DVFS_CMD6, (uint32_t)SPM_DVFS_CMD6,}, 86*91f16700Schasinglulu {(uint32_t)SPM_DVFS_CMD7, (uint32_t)SPM_DVFS_CMD7,}, 87*91f16700Schasinglulu {(uint32_t)SPM_DVFS_CMD8, (uint32_t)SPM_DVFS_CMD8,}, 88*91f16700Schasinglulu {(uint32_t)SPM_DVFS_CMD9, (uint32_t)SPM_DVFS_CMD9,}, 89*91f16700Schasinglulu {(uint32_t)SPM_DVFS_CMD10, (uint32_t)SPM_DVFS_CMD10,}, 90*91f16700Schasinglulu {(uint32_t)SPM_DVFS_CMD11, (uint32_t)SPM_DVFS_CMD11,}, 91*91f16700Schasinglulu {(uint32_t)SPM_DVFS_CMD12, (uint32_t)SPM_DVFS_CMD12,}, 92*91f16700Schasinglulu {(uint32_t)SPM_DVFS_CMD13, (uint32_t)SPM_DVFS_CMD13,}, 93*91f16700Schasinglulu {(uint32_t)SPM_DVFS_CMD14, (uint32_t)SPM_DVFS_CMD14,}, 94*91f16700Schasinglulu {(uint32_t)SPM_DVFS_CMD15, (uint32_t)SPM_DVFS_CMD15,}, 95*91f16700Schasinglulu }; 96*91f16700Schasinglulu 97*91f16700Schasinglulu memcpy(pw.addr, pwrap_cmd_default, sizeof(pwrap_cmd_default)); 98*91f16700Schasinglulu } 99*91f16700Schasinglulu 100*91f16700Schasinglulu void mt_spm_pmic_wrap_set_phase(enum pmic_wrap_phase_id phase) 101*91f16700Schasinglulu { 102*91f16700Schasinglulu uint32_t idx, addr, data; 103*91f16700Schasinglulu 104*91f16700Schasinglulu if (phase >= NR_PMIC_WRAP_PHASE) { 105*91f16700Schasinglulu return; 106*91f16700Schasinglulu } 107*91f16700Schasinglulu 108*91f16700Schasinglulu if (pw.phase == phase) { 109*91f16700Schasinglulu return; 110*91f16700Schasinglulu } 111*91f16700Schasinglulu 112*91f16700Schasinglulu if (pw.addr[0].cmd_addr == 0UL) { 113*91f16700Schasinglulu _mt_spm_pmic_table_init(); 114*91f16700Schasinglulu } 115*91f16700Schasinglulu 116*91f16700Schasinglulu pw.phase = phase; 117*91f16700Schasinglulu mmio_write_32(POWERON_CONFIG_EN, SPM_REGWR_CFG_KEY | BCLK_CG_EN_LSB); 118*91f16700Schasinglulu 119*91f16700Schasinglulu for (idx = 0U; idx < pw.set[phase].nr_idx; idx++) { 120*91f16700Schasinglulu addr = pw.set[phase]._[idx].cmd_addr << SPM_DATA_SHIFT; 121*91f16700Schasinglulu data = pw.set[phase]._[idx].cmd_wdata; 122*91f16700Schasinglulu mmio_write_32(pw.addr[idx].cmd_addr, addr | data); 123*91f16700Schasinglulu } 124*91f16700Schasinglulu } 125*91f16700Schasinglulu 126*91f16700Schasinglulu void mt_spm_pmic_wrap_set_cmd(enum pmic_wrap_phase_id phase, uint32_t idx, 127*91f16700Schasinglulu uint32_t cmd_wdata) 128*91f16700Schasinglulu { 129*91f16700Schasinglulu uint32_t addr; 130*91f16700Schasinglulu 131*91f16700Schasinglulu if (phase >= NR_PMIC_WRAP_PHASE) { 132*91f16700Schasinglulu return; 133*91f16700Schasinglulu } 134*91f16700Schasinglulu 135*91f16700Schasinglulu if (idx >= pw.set[phase].nr_idx) { 136*91f16700Schasinglulu return; 137*91f16700Schasinglulu } 138*91f16700Schasinglulu 139*91f16700Schasinglulu pw.set[phase]._[idx].cmd_wdata = cmd_wdata; 140*91f16700Schasinglulu mmio_write_32(POWERON_CONFIG_EN, SPM_REGWR_CFG_KEY | BCLK_CG_EN_LSB); 141*91f16700Schasinglulu 142*91f16700Schasinglulu if (pw.phase == phase) { 143*91f16700Schasinglulu addr = pw.set[phase]._[idx].cmd_addr << SPM_DATA_SHIFT; 144*91f16700Schasinglulu mmio_write_32(pw.addr[idx].cmd_addr, addr | cmd_wdata); 145*91f16700Schasinglulu } 146*91f16700Schasinglulu } 147*91f16700Schasinglulu 148*91f16700Schasinglulu uint64_t mt_spm_pmic_wrap_get_cmd(enum pmic_wrap_phase_id phase, uint32_t idx) 149*91f16700Schasinglulu { 150*91f16700Schasinglulu if (phase >= NR_PMIC_WRAP_PHASE) { 151*91f16700Schasinglulu return 0UL; 152*91f16700Schasinglulu } 153*91f16700Schasinglulu 154*91f16700Schasinglulu if (idx >= pw.set[phase].nr_idx) { 155*91f16700Schasinglulu return 0UL; 156*91f16700Schasinglulu } 157*91f16700Schasinglulu 158*91f16700Schasinglulu return pw.set[phase]._[idx].cmd_wdata; 159*91f16700Schasinglulu } 160