xref: /arm-trusted-firmware/plat/mediatek/mt8195/drivers/spm/mt_spm_internal.c (revision 91f16700b400a8c0651d24a598fc48ee2997a0d7)
1*91f16700Schasinglulu /*
2*91f16700Schasinglulu  * Copyright (c) 2021, MediaTek Inc. All rights reserved.
3*91f16700Schasinglulu  *
4*91f16700Schasinglulu  * SPDX-License-Identifier: BSD-3-Clause
5*91f16700Schasinglulu  */
6*91f16700Schasinglulu 
7*91f16700Schasinglulu #include <stddef.h>
8*91f16700Schasinglulu 
9*91f16700Schasinglulu #include <assert.h>
10*91f16700Schasinglulu #include <common/debug.h>
11*91f16700Schasinglulu #include <lib/mmio.h>
12*91f16700Schasinglulu 
13*91f16700Schasinglulu #include <mt_spm.h>
14*91f16700Schasinglulu #include <mt_spm_internal.h>
15*91f16700Schasinglulu #include <mt_spm_pmic_wrap.h>
16*91f16700Schasinglulu #include <mt_spm_reg.h>
17*91f16700Schasinglulu #include <mt_spm_resource_req.h>
18*91f16700Schasinglulu #include <platform_def.h>
19*91f16700Schasinglulu #include <plat_pm.h>
20*91f16700Schasinglulu 
21*91f16700Schasinglulu /**************************************
22*91f16700Schasinglulu  * Define and Declare
23*91f16700Schasinglulu  **************************************/
24*91f16700Schasinglulu #define ROOT_CORE_ADDR_OFFSET			0x20000000
25*91f16700Schasinglulu #define SPM_WAKEUP_EVENT_MASK_CLEAN_MASK	0xefffffff
26*91f16700Schasinglulu #define	SPM_INIT_DONE_US			20
27*91f16700Schasinglulu #define SPM_WAKEUP_REASON_MISSING		0xdeaddead
28*91f16700Schasinglulu 
29*91f16700Schasinglulu static unsigned int mt_spm_bblpm_cnt;
30*91f16700Schasinglulu 
31*91f16700Schasinglulu const char *wakeup_src_str[32] = {
32*91f16700Schasinglulu 	[0] = "PCM_TIMER",
33*91f16700Schasinglulu 	[1] = "RESERVED_DEBUG_B",
34*91f16700Schasinglulu 	[2] = "KEYPAD",
35*91f16700Schasinglulu 	[3] = "APWDT",
36*91f16700Schasinglulu 	[4] = "APXGPT",
37*91f16700Schasinglulu 	[5] = "MSDC",
38*91f16700Schasinglulu 	[6] = "EINT",
39*91f16700Schasinglulu 	[7] = "IRRX",
40*91f16700Schasinglulu 	[8] = "ETHERNET_QOS",
41*91f16700Schasinglulu 	[9] = "RESERVE0",
42*91f16700Schasinglulu 	[10] = "SSPM",
43*91f16700Schasinglulu 	[11] = "SCP",
44*91f16700Schasinglulu 	[12] = "ADSP",
45*91f16700Schasinglulu 	[13] = "SPM_WDT",
46*91f16700Schasinglulu 	[14] = "USB_U2",
47*91f16700Schasinglulu 	[15] = "USB_TOP",
48*91f16700Schasinglulu 	[16] = "SYS_TIMER",
49*91f16700Schasinglulu 	[17] = "EINT_SECURE",
50*91f16700Schasinglulu 	[18] = "HDMI",
51*91f16700Schasinglulu 	[19] = "RESERVE1",
52*91f16700Schasinglulu 	[20] = "AFE",
53*91f16700Schasinglulu 	[21] = "THERMAL",
54*91f16700Schasinglulu 	[22] = "SYS_CIRQ",
55*91f16700Schasinglulu 	[23] = "NNA2INFRA",
56*91f16700Schasinglulu 	[24] = "CSYSPWREQ",
57*91f16700Schasinglulu 	[25] = "RESERVE2",
58*91f16700Schasinglulu 	[26] = "PCIE",
59*91f16700Schasinglulu 	[27] = "SEJ",
60*91f16700Schasinglulu 	[28] = "SPM_CPU_WAKEUPEVENT",
61*91f16700Schasinglulu 	[29] = "APUSYS",
62*91f16700Schasinglulu 	[30] = "RESERVE3",
63*91f16700Schasinglulu 	[31] = "RESERVE4",
64*91f16700Schasinglulu };
65*91f16700Schasinglulu 
66*91f16700Schasinglulu /**************************************
67*91f16700Schasinglulu  * Function and API
68*91f16700Schasinglulu  **************************************/
69*91f16700Schasinglulu 
70*91f16700Schasinglulu wake_reason_t __spm_output_wake_reason(int state_id,
71*91f16700Schasinglulu 				       const struct wake_status *wakesta)
72*91f16700Schasinglulu {
73*91f16700Schasinglulu 	uint32_t i, bk_vtcxo_dur, spm_26m_off_pct = 0U;
74*91f16700Schasinglulu 	char *spm_26m_sta = NULL;
75*91f16700Schasinglulu 	wake_reason_t wr = WR_UNKNOWN;
76*91f16700Schasinglulu 
77*91f16700Schasinglulu 	if (wakesta == NULL) {
78*91f16700Schasinglulu 		return WR_UNKNOWN;
79*91f16700Schasinglulu 	}
80*91f16700Schasinglulu 
81*91f16700Schasinglulu 	spm_26m_sta = ((wakesta->debug_flag & SPM_DBG_DEBUG_IDX_26M_SLEEP) == 0U) ? "on" : "off";
82*91f16700Schasinglulu 
83*91f16700Schasinglulu 	if (wakesta->abort != 0U) {
84*91f16700Schasinglulu 		ERROR("spmfw flow is aborted: 0x%x, timer_out = %u, 26M(%s)\n",
85*91f16700Schasinglulu 		      wakesta->abort, wakesta->timer_out, spm_26m_sta);
86*91f16700Schasinglulu 	} else if (wakesta->r12 == SPM_WAKEUP_REASON_MISSING) {
87*91f16700Schasinglulu 		WARN("cannot find wake up reason, timer_out = %u, 26M(%s)\n",
88*91f16700Schasinglulu 		     wakesta->timer_out, spm_26m_sta);
89*91f16700Schasinglulu 	} else {
90*91f16700Schasinglulu 		for (i = 0U; i < 32U; i++) {
91*91f16700Schasinglulu 			if ((wakesta->r12 & (1U << i)) != 0U) {
92*91f16700Schasinglulu 				INFO("wake up by %s, timer_out = %u, 26M(%s)\n",
93*91f16700Schasinglulu 				     wakeup_src_str[i], wakesta->timer_out, spm_26m_sta);
94*91f16700Schasinglulu 				wr = WR_WAKE_SRC;
95*91f16700Schasinglulu 				break;
96*91f16700Schasinglulu 			}
97*91f16700Schasinglulu 		}
98*91f16700Schasinglulu 	}
99*91f16700Schasinglulu 
100*91f16700Schasinglulu 	INFO("r12 = 0x%x, r12_ext = 0x%x, r13 = 0x%x, debug_flag = 0x%x 0x%x\n",
101*91f16700Schasinglulu 	     wakesta->r12, wakesta->r12_ext, wakesta->r13, wakesta->debug_flag,
102*91f16700Schasinglulu 	     wakesta->debug_flag1);
103*91f16700Schasinglulu 	INFO("raw_sta = 0x%x 0x%x 0x%x, idle_sta = 0x%x, cg_check_sta = 0x%x\n",
104*91f16700Schasinglulu 	     wakesta->raw_sta, wakesta->md32pcm_wakeup_sta,
105*91f16700Schasinglulu 	     wakesta->md32pcm_event_sta, wakesta->idle_sta,
106*91f16700Schasinglulu 	     wakesta->cg_check_sta);
107*91f16700Schasinglulu 	INFO("req_sta = 0x%x 0x%x 0x%x 0x%x 0x%x, isr = 0x%x\n",
108*91f16700Schasinglulu 	     wakesta->req_sta0, wakesta->req_sta1, wakesta->req_sta2,
109*91f16700Schasinglulu 	     wakesta->req_sta3, wakesta->req_sta4, wakesta->isr);
110*91f16700Schasinglulu 	INFO("rt_req_sta0 = 0x%x, rt_req_sta1 = 0x%x, rt_req_sta2 = 0x%x\n",
111*91f16700Schasinglulu 	     wakesta->rt_req_sta0, wakesta->rt_req_sta1, wakesta->rt_req_sta2);
112*91f16700Schasinglulu 	INFO("rt_req_sta3 = 0x%x, dram_sw_con_3 = 0x%x, raw_ext_sta = 0x%x\n",
113*91f16700Schasinglulu 	     wakesta->rt_req_sta3, wakesta->rt_req_sta4, wakesta->raw_ext_sta);
114*91f16700Schasinglulu 	INFO("wake_misc = 0x%x, pcm_flag = 0x%x 0x%x 0x%x 0x%x, req = 0x%x\n",
115*91f16700Schasinglulu 	     wakesta->wake_misc, wakesta->sw_flag0, wakesta->sw_flag1,
116*91f16700Schasinglulu 	     wakesta->b_sw_flag0, wakesta->b_sw_flag1, wakesta->src_req);
117*91f16700Schasinglulu 	INFO("clk_settle = 0x%x, wlk_cntcv_l = 0x%x, wlk_cntcv_h = 0x%x\n",
118*91f16700Schasinglulu 	     wakesta->clk_settle, mmio_read_32(SYS_TIMER_VALUE_L),
119*91f16700Schasinglulu 	     mmio_read_32(SYS_TIMER_VALUE_H));
120*91f16700Schasinglulu 
121*91f16700Schasinglulu 	if (wakesta->timer_out != 0U) {
122*91f16700Schasinglulu 		bk_vtcxo_dur = mmio_read_32(SPM_BK_VTCXO_DUR);
123*91f16700Schasinglulu 		spm_26m_off_pct = (100 * bk_vtcxo_dur) / wakesta->timer_out;
124*91f16700Schasinglulu 		INFO("spm_26m_off_pct = %u\n", spm_26m_off_pct);
125*91f16700Schasinglulu 	}
126*91f16700Schasinglulu 
127*91f16700Schasinglulu 	return wr;
128*91f16700Schasinglulu }
129*91f16700Schasinglulu 
130*91f16700Schasinglulu void __spm_set_cpu_status(unsigned int cpu)
131*91f16700Schasinglulu {
132*91f16700Schasinglulu 	uint32_t root_core_addr;
133*91f16700Schasinglulu 
134*91f16700Schasinglulu 	if (cpu < 8U) {
135*91f16700Schasinglulu 		mmio_write_32(ROOT_CPUTOP_ADDR, (1U << cpu));
136*91f16700Schasinglulu 		root_core_addr = SPM_CPU0_PWR_CON + (cpu * 0x4);
137*91f16700Schasinglulu 		root_core_addr += ROOT_CORE_ADDR_OFFSET;
138*91f16700Schasinglulu 		mmio_write_32(ROOT_CORE_ADDR, root_core_addr);
139*91f16700Schasinglulu 		/* Notify MCUPM that preferred cpu wakeup */
140*91f16700Schasinglulu 		mmio_write_32(MCUPM_MBOX_WAKEUP_CPU, cpu);
141*91f16700Schasinglulu 	} else {
142*91f16700Schasinglulu 		ERROR("%s: error cpu number %d\n", __func__, cpu);
143*91f16700Schasinglulu 	}
144*91f16700Schasinglulu }
145*91f16700Schasinglulu 
146*91f16700Schasinglulu void __spm_src_req_update(const struct pwr_ctrl *pwrctrl,
147*91f16700Schasinglulu 			  unsigned int resource_usage)
148*91f16700Schasinglulu {
149*91f16700Schasinglulu 	uint8_t apsrc_req = ((resource_usage & MT_SPM_DRAM_S0) != 0U) ?
150*91f16700Schasinglulu 			    1 : pwrctrl->reg_spm_apsrc_req;
151*91f16700Schasinglulu 	uint8_t ddr_en_req = ((resource_usage & MT_SPM_DRAM_S1) != 0U) ?
152*91f16700Schasinglulu 			     1 : pwrctrl->reg_spm_ddr_en_req;
153*91f16700Schasinglulu 	uint8_t vrf18_req = ((resource_usage & MT_SPM_SYSPLL) != 0U) ?
154*91f16700Schasinglulu 			    1 : pwrctrl->reg_spm_vrf18_req;
155*91f16700Schasinglulu 	uint8_t infra_req = ((resource_usage & MT_SPM_INFRA) != 0U) ?
156*91f16700Schasinglulu 			    1 : pwrctrl->reg_spm_infra_req;
157*91f16700Schasinglulu 	uint8_t f26m_req  = ((resource_usage &
158*91f16700Schasinglulu 			      (MT_SPM_26M | MT_SPM_XO_FPM)) != 0U) ?
159*91f16700Schasinglulu 			    1 : pwrctrl->reg_spm_f26m_req;
160*91f16700Schasinglulu 
161*91f16700Schasinglulu 	mmio_write_32(SPM_SRC_REQ,
162*91f16700Schasinglulu 		      ((apsrc_req & 0x1) << 0) |
163*91f16700Schasinglulu 		      ((f26m_req & 0x1) << 1) |
164*91f16700Schasinglulu 		      ((infra_req & 0x1) << 3) |
165*91f16700Schasinglulu 		      ((vrf18_req & 0x1) << 4) |
166*91f16700Schasinglulu 		      ((ddr_en_req & 0x1) << 7) |
167*91f16700Schasinglulu 		      ((pwrctrl->reg_spm_dvfs_req & 0x1) << 8) |
168*91f16700Schasinglulu 		      ((pwrctrl->reg_spm_sw_mailbox_req & 0x1) << 9) |
169*91f16700Schasinglulu 		      ((pwrctrl->reg_spm_sspm_mailbox_req & 0x1) << 10) |
170*91f16700Schasinglulu 		      ((pwrctrl->reg_spm_adsp_mailbox_req & 0x1) << 11) |
171*91f16700Schasinglulu 		      ((pwrctrl->reg_spm_scp_mailbox_req & 0x1) << 12));
172*91f16700Schasinglulu }
173*91f16700Schasinglulu 
174*91f16700Schasinglulu void __spm_set_power_control(const struct pwr_ctrl *pwrctrl)
175*91f16700Schasinglulu {
176*91f16700Schasinglulu 	/* Auto-gen Start */
177*91f16700Schasinglulu 
178*91f16700Schasinglulu 	/* SPM_AP_STANDBY_CON */
179*91f16700Schasinglulu 	mmio_write_32(SPM_AP_STANDBY_CON,
180*91f16700Schasinglulu 		((pwrctrl->reg_wfi_op & 0x1) << 0) |
181*91f16700Schasinglulu 		((pwrctrl->reg_wfi_type & 0x1) << 1) |
182*91f16700Schasinglulu 		((pwrctrl->reg_mp0_cputop_idle_mask & 0x1) << 2) |
183*91f16700Schasinglulu 		((pwrctrl->reg_mp1_cputop_idle_mask & 0x1) << 3) |
184*91f16700Schasinglulu 		((pwrctrl->reg_mcusys_idle_mask & 0x1) << 4) |
185*91f16700Schasinglulu 		((pwrctrl->reg_md_apsrc_1_sel & 0x1) << 25) |
186*91f16700Schasinglulu 		((pwrctrl->reg_md_apsrc_0_sel & 0x1) << 26) |
187*91f16700Schasinglulu 		((pwrctrl->reg_conn_apsrc_sel & 0x1) << 29));
188*91f16700Schasinglulu 
189*91f16700Schasinglulu 	/* SPM_SRC_REQ */
190*91f16700Schasinglulu 	mmio_write_32(SPM_SRC_REQ,
191*91f16700Schasinglulu 		((pwrctrl->reg_spm_apsrc_req & 0x1) << 0) |
192*91f16700Schasinglulu 		((pwrctrl->reg_spm_f26m_req & 0x1) << 1) |
193*91f16700Schasinglulu 		((pwrctrl->reg_spm_infra_req & 0x1) << 3) |
194*91f16700Schasinglulu 		((pwrctrl->reg_spm_vrf18_req & 0x1) << 4) |
195*91f16700Schasinglulu 		((pwrctrl->reg_spm_ddr_en_req & 0x1) << 7) |
196*91f16700Schasinglulu 		((pwrctrl->reg_spm_dvfs_req & 0x1) << 8) |
197*91f16700Schasinglulu 		((pwrctrl->reg_spm_sw_mailbox_req & 0x1) << 9) |
198*91f16700Schasinglulu 		((pwrctrl->reg_spm_sspm_mailbox_req & 0x1) << 10) |
199*91f16700Schasinglulu 		((pwrctrl->reg_spm_adsp_mailbox_req & 0x1) << 11) |
200*91f16700Schasinglulu 		((pwrctrl->reg_spm_scp_mailbox_req & 0x1) << 12));
201*91f16700Schasinglulu 
202*91f16700Schasinglulu 	/* SPM_SRC_MASK */
203*91f16700Schasinglulu 	mmio_write_32(SPM_SRC_MASK,
204*91f16700Schasinglulu 		((pwrctrl->reg_sspm_srcclkena_0_mask_b & 0x1) << 0) |
205*91f16700Schasinglulu 		((pwrctrl->reg_sspm_infra_req_0_mask_b & 0x1) << 1) |
206*91f16700Schasinglulu 		((pwrctrl->reg_sspm_apsrc_req_0_mask_b & 0x1) << 2) |
207*91f16700Schasinglulu 		((pwrctrl->reg_sspm_vrf18_req_0_mask_b & 0x1) << 3) |
208*91f16700Schasinglulu 		((pwrctrl->reg_sspm_ddr_en_0_mask_b & 0x1) << 4) |
209*91f16700Schasinglulu 		((pwrctrl->reg_scp_srcclkena_mask_b & 0x1) << 5) |
210*91f16700Schasinglulu 		((pwrctrl->reg_scp_infra_req_mask_b & 0x1) << 6) |
211*91f16700Schasinglulu 		((pwrctrl->reg_scp_apsrc_req_mask_b & 0x1) << 7) |
212*91f16700Schasinglulu 		((pwrctrl->reg_scp_vrf18_req_mask_b & 0x1) << 8) |
213*91f16700Schasinglulu 		((pwrctrl->reg_scp_ddr_en_mask_b & 0x1) << 9) |
214*91f16700Schasinglulu 		((pwrctrl->reg_audio_dsp_srcclkena_mask_b & 0x1) << 10) |
215*91f16700Schasinglulu 		((pwrctrl->reg_audio_dsp_infra_req_mask_b & 0x1) << 11) |
216*91f16700Schasinglulu 		((pwrctrl->reg_audio_dsp_apsrc_req_mask_b & 0x1) << 12) |
217*91f16700Schasinglulu 		((pwrctrl->reg_audio_dsp_vrf18_req_mask_b & 0x1) << 13) |
218*91f16700Schasinglulu 		((pwrctrl->reg_audio_dsp_ddr_en_mask_b & 0x1) << 14) |
219*91f16700Schasinglulu 		((pwrctrl->reg_apu_srcclkena_mask_b & 0x1) << 15) |
220*91f16700Schasinglulu 		((pwrctrl->reg_apu_infra_req_mask_b & 0x1) << 16) |
221*91f16700Schasinglulu 		((pwrctrl->reg_apu_apsrc_req_mask_b & 0x1) << 17) |
222*91f16700Schasinglulu 		((pwrctrl->reg_apu_vrf18_req_mask_b & 0x1) << 18) |
223*91f16700Schasinglulu 		((pwrctrl->reg_apu_ddr_en_mask_b & 0x1) << 19) |
224*91f16700Schasinglulu 		((pwrctrl->reg_cpueb_srcclkena_mask_b & 0x1) << 20) |
225*91f16700Schasinglulu 		((pwrctrl->reg_cpueb_infra_req_mask_b & 0x1) << 21) |
226*91f16700Schasinglulu 		((pwrctrl->reg_cpueb_apsrc_req_mask_b & 0x1) << 22) |
227*91f16700Schasinglulu 		((pwrctrl->reg_cpueb_vrf18_req_mask_b & 0x1) << 23) |
228*91f16700Schasinglulu 		((pwrctrl->reg_cpueb_ddr_en_mask_b & 0x1) << 24) |
229*91f16700Schasinglulu 		((pwrctrl->reg_bak_psri_srcclkena_mask_b & 0x1) << 25) |
230*91f16700Schasinglulu 		((pwrctrl->reg_bak_psri_infra_req_mask_b & 0x1) << 26) |
231*91f16700Schasinglulu 		((pwrctrl->reg_bak_psri_apsrc_req_mask_b & 0x1) << 27) |
232*91f16700Schasinglulu 		((pwrctrl->reg_bak_psri_vrf18_req_mask_b & 0x1) << 28) |
233*91f16700Schasinglulu 		((pwrctrl->reg_bak_psri_ddr_en_mask_b & 0x1) << 29));
234*91f16700Schasinglulu 
235*91f16700Schasinglulu 	/* SPM_SRC2_MASK */
236*91f16700Schasinglulu 	mmio_write_32(SPM_SRC2_MASK,
237*91f16700Schasinglulu 		((pwrctrl->reg_msdc0_srcclkena_mask_b & 0x1) << 0) |
238*91f16700Schasinglulu 		((pwrctrl->reg_msdc0_infra_req_mask_b & 0x1) << 1) |
239*91f16700Schasinglulu 		((pwrctrl->reg_msdc0_apsrc_req_mask_b & 0x1) << 2) |
240*91f16700Schasinglulu 		((pwrctrl->reg_msdc0_vrf18_req_mask_b & 0x1) << 3) |
241*91f16700Schasinglulu 		((pwrctrl->reg_msdc0_ddr_en_mask_b & 0x1) << 4) |
242*91f16700Schasinglulu 		((pwrctrl->reg_msdc1_srcclkena_mask_b & 0x1) << 5) |
243*91f16700Schasinglulu 		((pwrctrl->reg_msdc1_infra_req_mask_b & 0x1) << 6) |
244*91f16700Schasinglulu 		((pwrctrl->reg_msdc1_apsrc_req_mask_b & 0x1) << 7) |
245*91f16700Schasinglulu 		((pwrctrl->reg_msdc1_vrf18_req_mask_b & 0x1) << 8) |
246*91f16700Schasinglulu 		((pwrctrl->reg_msdc1_ddr_en_mask_b & 0x1) << 9) |
247*91f16700Schasinglulu 		((pwrctrl->reg_msdc2_srcclkena_mask_b & 0x1) << 10) |
248*91f16700Schasinglulu 		((pwrctrl->reg_msdc2_infra_req_mask_b & 0x1) << 11) |
249*91f16700Schasinglulu 		((pwrctrl->reg_msdc2_apsrc_req_mask_b & 0x1) << 12) |
250*91f16700Schasinglulu 		((pwrctrl->reg_msdc2_vrf18_req_mask_b & 0x1) << 13) |
251*91f16700Schasinglulu 		((pwrctrl->reg_msdc2_ddr_en_mask_b & 0x1) << 14) |
252*91f16700Schasinglulu 		((pwrctrl->reg_ufs_srcclkena_mask_b & 0x1) << 15) |
253*91f16700Schasinglulu 		((pwrctrl->reg_ufs_infra_req_mask_b & 0x1) << 16) |
254*91f16700Schasinglulu 		((pwrctrl->reg_ufs_apsrc_req_mask_b & 0x1) << 17) |
255*91f16700Schasinglulu 		((pwrctrl->reg_ufs_vrf18_req_mask_b & 0x1) << 18) |
256*91f16700Schasinglulu 		((pwrctrl->reg_ufs_ddr_en_mask_b & 0x1) << 19) |
257*91f16700Schasinglulu 		((pwrctrl->reg_usb_srcclkena_mask_b & 0x1) << 20) |
258*91f16700Schasinglulu 		((pwrctrl->reg_usb_infra_req_mask_b & 0x1) << 21) |
259*91f16700Schasinglulu 		((pwrctrl->reg_usb_apsrc_req_mask_b & 0x1) << 22) |
260*91f16700Schasinglulu 		((pwrctrl->reg_usb_vrf18_req_mask_b & 0x1) << 23) |
261*91f16700Schasinglulu 		((pwrctrl->reg_usb_ddr_en_mask_b & 0x1) << 24) |
262*91f16700Schasinglulu 		((pwrctrl->reg_pextp_p0_srcclkena_mask_b & 0x1) << 25) |
263*91f16700Schasinglulu 		((pwrctrl->reg_pextp_p0_infra_req_mask_b & 0x1) << 26) |
264*91f16700Schasinglulu 		((pwrctrl->reg_pextp_p0_apsrc_req_mask_b & 0x1) << 27) |
265*91f16700Schasinglulu 		((pwrctrl->reg_pextp_p0_vrf18_req_mask_b & 0x1) << 28) |
266*91f16700Schasinglulu 		((pwrctrl->reg_pextp_p0_ddr_en_mask_b & 0x1) << 29));
267*91f16700Schasinglulu 
268*91f16700Schasinglulu 	/* SPM_SRC3_MASK */
269*91f16700Schasinglulu 	mmio_write_32(SPM_SRC3_MASK,
270*91f16700Schasinglulu 		((pwrctrl->reg_pextp_p1_srcclkena_mask_b & 0x1) << 0) |
271*91f16700Schasinglulu 		((pwrctrl->reg_pextp_p1_infra_req_mask_b & 0x1) << 1) |
272*91f16700Schasinglulu 		((pwrctrl->reg_pextp_p1_apsrc_req_mask_b & 0x1) << 2) |
273*91f16700Schasinglulu 		((pwrctrl->reg_pextp_p1_vrf18_req_mask_b & 0x1) << 3) |
274*91f16700Schasinglulu 		((pwrctrl->reg_pextp_p1_ddr_en_mask_b & 0x1) << 4) |
275*91f16700Schasinglulu 		((pwrctrl->reg_gce0_infra_req_mask_b & 0x1) << 5) |
276*91f16700Schasinglulu 		((pwrctrl->reg_gce0_apsrc_req_mask_b & 0x1) << 6) |
277*91f16700Schasinglulu 		((pwrctrl->reg_gce0_vrf18_req_mask_b & 0x1) << 7) |
278*91f16700Schasinglulu 		((pwrctrl->reg_gce0_ddr_en_mask_b & 0x1) << 8) |
279*91f16700Schasinglulu 		((pwrctrl->reg_gce1_infra_req_mask_b & 0x1) << 9) |
280*91f16700Schasinglulu 		((pwrctrl->reg_gce1_apsrc_req_mask_b & 0x1) << 10) |
281*91f16700Schasinglulu 		((pwrctrl->reg_gce1_vrf18_req_mask_b & 0x1) << 11) |
282*91f16700Schasinglulu 		((pwrctrl->reg_gce1_ddr_en_mask_b & 0x1) << 12) |
283*91f16700Schasinglulu 		((pwrctrl->reg_spm_srcclkena_reserved_mask_b & 0x1) << 13) |
284*91f16700Schasinglulu 		((pwrctrl->reg_spm_infra_req_reserved_mask_b & 0x1) << 14) |
285*91f16700Schasinglulu 		((pwrctrl->reg_spm_apsrc_req_reserved_mask_b & 0x1) << 15) |
286*91f16700Schasinglulu 		((pwrctrl->reg_spm_vrf18_req_reserved_mask_b & 0x1) << 16) |
287*91f16700Schasinglulu 		((pwrctrl->reg_spm_ddr_en_reserved_mask_b & 0x1) << 17) |
288*91f16700Schasinglulu 		((pwrctrl->reg_disp0_ddr_en_mask_b & 0x1) << 18) |
289*91f16700Schasinglulu 		((pwrctrl->reg_disp0_ddr_en_mask_b & 0x1) << 19) |
290*91f16700Schasinglulu 		((pwrctrl->reg_disp1_apsrc_req_mask_b & 0x1) << 20) |
291*91f16700Schasinglulu 		((pwrctrl->reg_disp1_ddr_en_mask_b & 0x1) << 21) |
292*91f16700Schasinglulu 		((pwrctrl->reg_disp2_apsrc_req_mask_b & 0x1) << 22) |
293*91f16700Schasinglulu 		((pwrctrl->reg_disp2_ddr_en_mask_b & 0x1) << 23) |
294*91f16700Schasinglulu 		((pwrctrl->reg_disp3_apsrc_req_mask_b & 0x1) << 24) |
295*91f16700Schasinglulu 		((pwrctrl->reg_disp3_ddr_en_mask_b & 0x1) << 25) |
296*91f16700Schasinglulu 		((pwrctrl->reg_infrasys_apsrc_req_mask_b & 0x1) << 26) |
297*91f16700Schasinglulu 		((pwrctrl->reg_infrasys_ddr_en_mask_b & 0x1) << 27));
298*91f16700Schasinglulu 
299*91f16700Schasinglulu 	/* Mask MCUSYS request since SOC HW would check it */
300*91f16700Schasinglulu 	mmio_write_32(SPM_SRC4_MASK, 0x1fc0000);
301*91f16700Schasinglulu 
302*91f16700Schasinglulu 	/* SPM_WAKEUP_EVENT_MASK */
303*91f16700Schasinglulu 	mmio_write_32(SPM_WAKEUP_EVENT_MASK,
304*91f16700Schasinglulu 		((pwrctrl->reg_wakeup_event_mask & 0xffffffff) << 0));
305*91f16700Schasinglulu 
306*91f16700Schasinglulu 	/* SPM_WAKEUP_EVENT_EXT_MASK */
307*91f16700Schasinglulu 	mmio_write_32(SPM_WAKEUP_EVENT_EXT_MASK,
308*91f16700Schasinglulu 		((pwrctrl->reg_ext_wakeup_event_mask & 0xffffffff) << 0));
309*91f16700Schasinglulu 
310*91f16700Schasinglulu 	/* Auto-gen End */
311*91f16700Schasinglulu }
312*91f16700Schasinglulu 
313*91f16700Schasinglulu void __spm_disable_pcm_timer(void)
314*91f16700Schasinglulu {
315*91f16700Schasinglulu 	mmio_clrsetbits_32(PCM_CON1, RG_PCM_TIMER_EN_LSB, SPM_REGWR_CFG_KEY);
316*91f16700Schasinglulu }
317*91f16700Schasinglulu 
318*91f16700Schasinglulu void __spm_set_wakeup_event(const struct pwr_ctrl *pwrctrl)
319*91f16700Schasinglulu {
320*91f16700Schasinglulu 	uint32_t val, mask;
321*91f16700Schasinglulu 
322*91f16700Schasinglulu 	/* toggle event counter clear */
323*91f16700Schasinglulu 	mmio_setbits_32(PCM_CON1,
324*91f16700Schasinglulu 			SPM_REGWR_CFG_KEY | SPM_EVENT_COUNTER_CLR_LSB);
325*91f16700Schasinglulu 
326*91f16700Schasinglulu 	/* toggle for reset SYS TIMER start point */
327*91f16700Schasinglulu 	mmio_setbits_32(SYS_TIMER_CON, SYS_TIMER_START_EN_LSB);
328*91f16700Schasinglulu 
329*91f16700Schasinglulu 	if (pwrctrl->timer_val_cust == 0U) {
330*91f16700Schasinglulu 		val = pwrctrl->timer_val;
331*91f16700Schasinglulu 	} else {
332*91f16700Schasinglulu 		val = pwrctrl->timer_val_cust;
333*91f16700Schasinglulu 	}
334*91f16700Schasinglulu 
335*91f16700Schasinglulu 	mmio_write_32(PCM_TIMER_VAL, val);
336*91f16700Schasinglulu 	mmio_setbits_32(PCM_CON1, SPM_REGWR_CFG_KEY | RG_PCM_TIMER_EN_LSB);
337*91f16700Schasinglulu 
338*91f16700Schasinglulu 	/* unmask AP wakeup source */
339*91f16700Schasinglulu 	if (pwrctrl->wake_src_cust == 0U) {
340*91f16700Schasinglulu 		mask = pwrctrl->wake_src;
341*91f16700Schasinglulu 	} else {
342*91f16700Schasinglulu 		mask = pwrctrl->wake_src_cust;
343*91f16700Schasinglulu 	}
344*91f16700Schasinglulu 
345*91f16700Schasinglulu 	mmio_write_32(SPM_WAKEUP_EVENT_MASK, ~mask);
346*91f16700Schasinglulu 
347*91f16700Schasinglulu 	/* unmask SPM ISR (keep TWAM setting) */
348*91f16700Schasinglulu 	mmio_setbits_32(SPM_IRQ_MASK, ISRM_RET_IRQ_AUX);
349*91f16700Schasinglulu 
350*91f16700Schasinglulu 	/* toggle event counter clear */
351*91f16700Schasinglulu 	mmio_clrsetbits_32(PCM_CON1, SPM_EVENT_COUNTER_CLR_LSB,
352*91f16700Schasinglulu 			   SPM_REGWR_CFG_KEY);
353*91f16700Schasinglulu 	/* toggle for reset SYS TIMER start point */
354*91f16700Schasinglulu 	mmio_clrbits_32(SYS_TIMER_CON, SYS_TIMER_START_EN_LSB);
355*91f16700Schasinglulu }
356*91f16700Schasinglulu 
357*91f16700Schasinglulu void __spm_set_pcm_flags(struct pwr_ctrl *pwrctrl)
358*91f16700Schasinglulu {
359*91f16700Schasinglulu 	/* set PCM flags and data */
360*91f16700Schasinglulu 	if (pwrctrl->pcm_flags_cust_clr != 0U) {
361*91f16700Schasinglulu 		pwrctrl->pcm_flags &= ~pwrctrl->pcm_flags_cust_clr;
362*91f16700Schasinglulu 	}
363*91f16700Schasinglulu 
364*91f16700Schasinglulu 	if (pwrctrl->pcm_flags_cust_set != 0U) {
365*91f16700Schasinglulu 		pwrctrl->pcm_flags |= pwrctrl->pcm_flags_cust_set;
366*91f16700Schasinglulu 	}
367*91f16700Schasinglulu 
368*91f16700Schasinglulu 	if (pwrctrl->pcm_flags1_cust_clr != 0U) {
369*91f16700Schasinglulu 		pwrctrl->pcm_flags1 &= ~pwrctrl->pcm_flags1_cust_clr;
370*91f16700Schasinglulu 	}
371*91f16700Schasinglulu 
372*91f16700Schasinglulu 	if (pwrctrl->pcm_flags1_cust_set != 0U) {
373*91f16700Schasinglulu 		pwrctrl->pcm_flags1 |= pwrctrl->pcm_flags1_cust_set;
374*91f16700Schasinglulu 	}
375*91f16700Schasinglulu 
376*91f16700Schasinglulu 	mmio_write_32(SPM_SW_FLAG_0, pwrctrl->pcm_flags);
377*91f16700Schasinglulu 	mmio_write_32(SPM_SW_FLAG_1, pwrctrl->pcm_flags1);
378*91f16700Schasinglulu 	mmio_write_32(SPM_SW_RSV_7, pwrctrl->pcm_flags);
379*91f16700Schasinglulu 	mmio_write_32(SPM_SW_RSV_8, pwrctrl->pcm_flags1);
380*91f16700Schasinglulu }
381*91f16700Schasinglulu 
382*91f16700Schasinglulu void __spm_get_wakeup_status(struct wake_status *wakesta,
383*91f16700Schasinglulu 			     unsigned int ext_status)
384*91f16700Schasinglulu {
385*91f16700Schasinglulu 	wakesta->tr.comm.r12 = mmio_read_32(SPM_BK_WAKE_EVENT);
386*91f16700Schasinglulu 	wakesta->tr.comm.timer_out = mmio_read_32(SPM_BK_PCM_TIMER);
387*91f16700Schasinglulu 	wakesta->tr.comm.r13 = mmio_read_32(PCM_REG13_DATA);
388*91f16700Schasinglulu 	wakesta->tr.comm.req_sta0 = mmio_read_32(SRC_REQ_STA_0);
389*91f16700Schasinglulu 	wakesta->tr.comm.req_sta1 = mmio_read_32(SRC_REQ_STA_1);
390*91f16700Schasinglulu 	wakesta->tr.comm.req_sta2 = mmio_read_32(SRC_REQ_STA_2);
391*91f16700Schasinglulu 	wakesta->tr.comm.req_sta3 = mmio_read_32(SRC_REQ_STA_3);
392*91f16700Schasinglulu 	wakesta->tr.comm.req_sta4 = mmio_read_32(SRC_REQ_STA_4);
393*91f16700Schasinglulu 	wakesta->tr.comm.debug_flag = mmio_read_32(PCM_WDT_LATCH_SPARE_0);
394*91f16700Schasinglulu 	wakesta->tr.comm.debug_flag1 = mmio_read_32(PCM_WDT_LATCH_SPARE_1);
395*91f16700Schasinglulu 
396*91f16700Schasinglulu 	if ((ext_status & SPM_INTERNAL_STATUS_HW_S1) != 0U) {
397*91f16700Schasinglulu 		wakesta->tr.comm.debug_flag |= (SPM_DBG_DEBUG_IDX_DDREN_WAKE |
398*91f16700Schasinglulu 						SPM_DBG_DEBUG_IDX_DDREN_SLEEP);
399*91f16700Schasinglulu 		mmio_write_32(PCM_WDT_LATCH_SPARE_0,
400*91f16700Schasinglulu 			      wakesta->tr.comm.debug_flag);
401*91f16700Schasinglulu 	}
402*91f16700Schasinglulu 
403*91f16700Schasinglulu 	wakesta->tr.comm.b_sw_flag0 = mmio_read_32(SPM_SW_RSV_7);
404*91f16700Schasinglulu 	wakesta->tr.comm.b_sw_flag1 = mmio_read_32(SPM_SW_RSV_8);
405*91f16700Schasinglulu 
406*91f16700Schasinglulu 	/* record below spm info for debug */
407*91f16700Schasinglulu 	wakesta->r12 = mmio_read_32(SPM_BK_WAKE_EVENT);
408*91f16700Schasinglulu 	wakesta->r12_ext = mmio_read_32(SPM_WAKEUP_STA);
409*91f16700Schasinglulu 	wakesta->raw_sta = mmio_read_32(SPM_WAKEUP_STA);
410*91f16700Schasinglulu 	wakesta->raw_ext_sta = mmio_read_32(SPM_WAKEUP_EXT_STA);
411*91f16700Schasinglulu 	wakesta->md32pcm_wakeup_sta = mmio_read_32(MD32PCM_WAKEUP_STA);
412*91f16700Schasinglulu 	wakesta->md32pcm_event_sta = mmio_read_32(MD32PCM_EVENT_STA);
413*91f16700Schasinglulu 	wakesta->src_req = mmio_read_32(SPM_SRC_REQ);
414*91f16700Schasinglulu 
415*91f16700Schasinglulu 	/* backup of SPM_WAKEUP_MISC */
416*91f16700Schasinglulu 	wakesta->wake_misc = mmio_read_32(SPM_BK_WAKE_MISC);
417*91f16700Schasinglulu 
418*91f16700Schasinglulu 	/* get sleep time, backup of PCM_TIMER_OUT */
419*91f16700Schasinglulu 	wakesta->timer_out = mmio_read_32(SPM_BK_PCM_TIMER);
420*91f16700Schasinglulu 
421*91f16700Schasinglulu 	/* get other SYS and co-clock status */
422*91f16700Schasinglulu 	wakesta->r13 = mmio_read_32(PCM_REG13_DATA);
423*91f16700Schasinglulu 	wakesta->idle_sta = mmio_read_32(SUBSYS_IDLE_STA);
424*91f16700Schasinglulu 	wakesta->req_sta0 = mmio_read_32(SRC_REQ_STA_0);
425*91f16700Schasinglulu 	wakesta->req_sta1 = mmio_read_32(SRC_REQ_STA_1);
426*91f16700Schasinglulu 	wakesta->req_sta2 = mmio_read_32(SRC_REQ_STA_2);
427*91f16700Schasinglulu 	wakesta->req_sta3 = mmio_read_32(SRC_REQ_STA_3);
428*91f16700Schasinglulu 	wakesta->req_sta4 = mmio_read_32(SRC_REQ_STA_4);
429*91f16700Schasinglulu 
430*91f16700Schasinglulu 	/* get HW CG check status */
431*91f16700Schasinglulu 	wakesta->cg_check_sta = mmio_read_32(SPM_CG_CHECK_STA);
432*91f16700Schasinglulu 
433*91f16700Schasinglulu 	/* get debug flag for PCM execution check */
434*91f16700Schasinglulu 	wakesta->debug_flag = mmio_read_32(PCM_WDT_LATCH_SPARE_0);
435*91f16700Schasinglulu 	wakesta->debug_flag1 = mmio_read_32(PCM_WDT_LATCH_SPARE_1);
436*91f16700Schasinglulu 
437*91f16700Schasinglulu 	/* get backup SW flag status */
438*91f16700Schasinglulu 	wakesta->b_sw_flag0 = mmio_read_32(SPM_SW_RSV_7);
439*91f16700Schasinglulu 	wakesta->b_sw_flag1 = mmio_read_32(SPM_SW_RSV_8);
440*91f16700Schasinglulu 
441*91f16700Schasinglulu 	wakesta->rt_req_sta0 = mmio_read_32(SPM_SW_RSV_2);
442*91f16700Schasinglulu 	wakesta->rt_req_sta1 = mmio_read_32(SPM_SW_RSV_3);
443*91f16700Schasinglulu 	wakesta->rt_req_sta2 = mmio_read_32(SPM_SW_RSV_4);
444*91f16700Schasinglulu 	wakesta->rt_req_sta3 = mmio_read_32(SPM_SW_RSV_5);
445*91f16700Schasinglulu 	wakesta->rt_req_sta4 = mmio_read_32(SPM_SW_RSV_6);
446*91f16700Schasinglulu 
447*91f16700Schasinglulu 	/* get ISR status */
448*91f16700Schasinglulu 	wakesta->isr = mmio_read_32(SPM_IRQ_STA);
449*91f16700Schasinglulu 
450*91f16700Schasinglulu 	/* get SW flag status */
451*91f16700Schasinglulu 	wakesta->sw_flag0 = mmio_read_32(SPM_SW_FLAG_0);
452*91f16700Schasinglulu 	wakesta->sw_flag1 = mmio_read_32(SPM_SW_FLAG_1);
453*91f16700Schasinglulu 
454*91f16700Schasinglulu 	/* get CLK SETTLE */
455*91f16700Schasinglulu 	wakesta->clk_settle = mmio_read_32(SPM_CLK_SETTLE);
456*91f16700Schasinglulu 
457*91f16700Schasinglulu 	/* check abort */
458*91f16700Schasinglulu 	wakesta->abort = (wakesta->debug_flag & DEBUG_ABORT_MASK) |
459*91f16700Schasinglulu 			 (wakesta->debug_flag1 & DEBUG_ABORT_MASK_1);
460*91f16700Schasinglulu }
461*91f16700Schasinglulu 
462*91f16700Schasinglulu void __spm_clean_after_wakeup(void)
463*91f16700Schasinglulu {
464*91f16700Schasinglulu 	mmio_write_32(SPM_BK_WAKE_EVENT,
465*91f16700Schasinglulu 		      mmio_read_32(SPM_WAKEUP_STA) |
466*91f16700Schasinglulu 		      mmio_read_32(SPM_BK_WAKE_EVENT));
467*91f16700Schasinglulu 	mmio_write_32(SPM_CPU_WAKEUP_EVENT, 0);
468*91f16700Schasinglulu 
469*91f16700Schasinglulu 	/*
470*91f16700Schasinglulu 	 * clean wakeup event raw status (for edge trigger event)
471*91f16700Schasinglulu 	 * bit[28] for cpu wake up event
472*91f16700Schasinglulu 	 */
473*91f16700Schasinglulu 	mmio_write_32(SPM_WAKEUP_EVENT_MASK, SPM_WAKEUP_EVENT_MASK_CLEAN_MASK);
474*91f16700Schasinglulu 
475*91f16700Schasinglulu 	/* clean ISR status (except TWAM) */
476*91f16700Schasinglulu 	mmio_setbits_32(SPM_IRQ_MASK, ISRM_ALL_EXC_TWAM);
477*91f16700Schasinglulu 	mmio_write_32(SPM_IRQ_STA, ISRC_ALL_EXC_TWAM);
478*91f16700Schasinglulu 	mmio_write_32(SPM_SWINT_CLR, PCM_SW_INT_ALL);
479*91f16700Schasinglulu }
480*91f16700Schasinglulu 
481*91f16700Schasinglulu void __spm_set_pcm_wdt(int en)
482*91f16700Schasinglulu {
483*91f16700Schasinglulu 	mmio_clrsetbits_32(PCM_CON1, RG_PCM_WDT_EN_LSB,
484*91f16700Schasinglulu 			   SPM_REGWR_CFG_KEY);
485*91f16700Schasinglulu 
486*91f16700Schasinglulu 	if (en == 1) {
487*91f16700Schasinglulu 		mmio_clrsetbits_32(PCM_CON1, RG_PCM_WDT_WAKE_LSB,
488*91f16700Schasinglulu 				   SPM_REGWR_CFG_KEY);
489*91f16700Schasinglulu 
490*91f16700Schasinglulu 		if (mmio_read_32(PCM_TIMER_VAL) > PCM_TIMER_MAX) {
491*91f16700Schasinglulu 			mmio_write_32(PCM_TIMER_VAL, PCM_TIMER_MAX);
492*91f16700Schasinglulu 		}
493*91f16700Schasinglulu 
494*91f16700Schasinglulu 		mmio_write_32(PCM_WDT_VAL,
495*91f16700Schasinglulu 			      mmio_read_32(PCM_TIMER_VAL) + PCM_WDT_TIMEOUT);
496*91f16700Schasinglulu 		mmio_setbits_32(PCM_CON1,
497*91f16700Schasinglulu 				SPM_REGWR_CFG_KEY | RG_PCM_WDT_EN_LSB);
498*91f16700Schasinglulu 	}
499*91f16700Schasinglulu }
500*91f16700Schasinglulu 
501*91f16700Schasinglulu void __spm_send_cpu_wakeup_event(void)
502*91f16700Schasinglulu {
503*91f16700Schasinglulu 	/* SPM will clear SPM_CPU_WAKEUP_EVENT */
504*91f16700Schasinglulu 	mmio_write_32(SPM_CPU_WAKEUP_EVENT, 1);
505*91f16700Schasinglulu }
506*91f16700Schasinglulu 
507*91f16700Schasinglulu void __spm_ext_int_wakeup_req_clr(void)
508*91f16700Schasinglulu {
509*91f16700Schasinglulu 	mmio_write_32(EXT_INT_WAKEUP_REQ_CLR, mmio_read_32(ROOT_CPUTOP_ADDR));
510*91f16700Schasinglulu 
511*91f16700Schasinglulu 	/* Clear spm2mcupm wakeup interrupt status */
512*91f16700Schasinglulu 	mmio_write_32(SPM2CPUEB_CON, 0);
513*91f16700Schasinglulu }
514*91f16700Schasinglulu 
515*91f16700Schasinglulu void __spm_xo_soc_bblpm(int en)
516*91f16700Schasinglulu {
517*91f16700Schasinglulu 	if (en == 1) {
518*91f16700Schasinglulu 		mmio_clrsetbits_32(RC_M00_SRCLKEN_CFG,
519*91f16700Schasinglulu 				   RC_SW_SRCLKEN_FPM, RC_SW_SRCLKEN_RC);
520*91f16700Schasinglulu 		assert(mt_spm_bblpm_cnt == 0);
521*91f16700Schasinglulu 		mt_spm_bblpm_cnt += 1;
522*91f16700Schasinglulu 	} else {
523*91f16700Schasinglulu 		mmio_clrsetbits_32(RC_M00_SRCLKEN_CFG,
524*91f16700Schasinglulu 				   RC_SW_SRCLKEN_RC, RC_SW_SRCLKEN_FPM);
525*91f16700Schasinglulu 		mt_spm_bblpm_cnt -= 1;
526*91f16700Schasinglulu 	}
527*91f16700Schasinglulu }
528*91f16700Schasinglulu 
529*91f16700Schasinglulu void __spm_hw_s1_state_monitor(int en, unsigned int *status)
530*91f16700Schasinglulu {
531*91f16700Schasinglulu 	unsigned int reg;
532*91f16700Schasinglulu 
533*91f16700Schasinglulu 	reg = mmio_read_32(SPM_ACK_CHK_CON_3);
534*91f16700Schasinglulu 
535*91f16700Schasinglulu 	if (en == 1) {
536*91f16700Schasinglulu 		reg &= ~SPM_ACK_CHK_3_CON_CLR_ALL;
537*91f16700Schasinglulu 		mmio_write_32(SPM_ACK_CHK_CON_3, reg);
538*91f16700Schasinglulu 		reg |= SPM_ACK_CHK_3_CON_EN;
539*91f16700Schasinglulu 		mmio_write_32(SPM_ACK_CHK_CON_3, reg);
540*91f16700Schasinglulu 	} else {
541*91f16700Schasinglulu 		if (((reg & SPM_ACK_CHK_3_CON_RESULT) != 0U) &&
542*91f16700Schasinglulu 		    (status != NULL)) {
543*91f16700Schasinglulu 			*status |= SPM_INTERNAL_STATUS_HW_S1;
544*91f16700Schasinglulu 		}
545*91f16700Schasinglulu 
546*91f16700Schasinglulu 		mmio_clrsetbits_32(SPM_ACK_CHK_CON_3, SPM_ACK_CHK_3_CON_EN,
547*91f16700Schasinglulu 				   SPM_ACK_CHK_3_CON_HW_MODE_TRIG |
548*91f16700Schasinglulu 				   SPM_ACK_CHK_3_CON_CLR_ALL);
549*91f16700Schasinglulu 	}
550*91f16700Schasinglulu }
551