xref: /arm-trusted-firmware/plat/mediatek/mt8195/drivers/spm/mt_spm_cond.c (revision 91f16700b400a8c0651d24a598fc48ee2997a0d7)
1*91f16700Schasinglulu /*
2*91f16700Schasinglulu  * Copyright (c) 2021-2023, MediaTek Inc. All rights reserved.
3*91f16700Schasinglulu  *
4*91f16700Schasinglulu  * SPDX-License-Identifier: BSD-3-Clause
5*91f16700Schasinglulu  */
6*91f16700Schasinglulu 
7*91f16700Schasinglulu #include <stdbool.h>
8*91f16700Schasinglulu 
9*91f16700Schasinglulu #include <common/debug.h>
10*91f16700Schasinglulu #include <lib/mmio.h>
11*91f16700Schasinglulu 
12*91f16700Schasinglulu #include <mt_spm_cond.h>
13*91f16700Schasinglulu #include <mt_spm_conservation.h>
14*91f16700Schasinglulu #include <mt_spm_constraint.h>
15*91f16700Schasinglulu #include <plat_mtk_lpm.h>
16*91f16700Schasinglulu #include <plat_pm.h>
17*91f16700Schasinglulu #include <platform_def.h>
18*91f16700Schasinglulu 
19*91f16700Schasinglulu #define MT_LP_TZ_INFRA_REG(ofs)		(INFRACFG_AO_BASE + ofs)
20*91f16700Schasinglulu #define MT_LP_TZ_SPM_REG(ofs)		(SPM_BASE + ofs)
21*91f16700Schasinglulu #define MT_LP_TZ_TOPCK_REG(ofs)		(TOPCKGEN_BASE + ofs)
22*91f16700Schasinglulu #define MT_LP_TZ_APMIXEDSYS(ofs)	(APMIXEDSYS + ofs)
23*91f16700Schasinglulu #define MT_LP_TZ_VPPSYS0_REG(ofs)	(VPPSYS0_BASE + ofs)
24*91f16700Schasinglulu #define MT_LP_TZ_VPPSYS1_REG(ofs)	(VPPSYS1_BASE + ofs)
25*91f16700Schasinglulu #define MT_LP_TZ_VDOSYS0_REG(ofs)	(VDOSYS0_BASE + ofs)
26*91f16700Schasinglulu #define MT_LP_TZ_VDOSYS1_REG(ofs)	(VDOSYS1_BASE + ofs)
27*91f16700Schasinglulu #define MT_LP_TZ_PERI_AO_REG(ofs)	(PERICFG_AO_BASE + ofs)
28*91f16700Schasinglulu 
29*91f16700Schasinglulu #define SPM_PWR_STATUS			MT_LP_TZ_SPM_REG(0x016C)
30*91f16700Schasinglulu #define SPM_PWR_STATUS_2ND		MT_LP_TZ_SPM_REG(0x0170)
31*91f16700Schasinglulu #define INFRA_SW_CG0			MT_LP_TZ_INFRA_REG(0x0094)
32*91f16700Schasinglulu #define INFRA_SW_CG1			MT_LP_TZ_INFRA_REG(0x0090)
33*91f16700Schasinglulu #define INFRA_SW_CG2			MT_LP_TZ_INFRA_REG(0x00AC)
34*91f16700Schasinglulu #define INFRA_SW_CG3			MT_LP_TZ_INFRA_REG(0x00C8)
35*91f16700Schasinglulu #define INFRA_SW_CG4			MT_LP_TZ_INFRA_REG(0x00E8)
36*91f16700Schasinglulu #define TOP_SW_I2C_CG			MT_LP_TZ_TOPCK_REG(0x00BC)
37*91f16700Schasinglulu #define PERI_SW_CG0			MT_LP_TZ_PERI_AO_REG(0x0018)
38*91f16700Schasinglulu #define VPPSYS0_SW_CG0			MT_LP_TZ_VPPSYS0_REG(0x0020)
39*91f16700Schasinglulu #define VPPSYS0_SW_CG1			MT_LP_TZ_VPPSYS0_REG(0x002C)
40*91f16700Schasinglulu #define VPPSYS0_SW_CG2			MT_LP_TZ_VPPSYS0_REG(0x0038)
41*91f16700Schasinglulu #define VPPSYS1_SW_CG0			MT_LP_TZ_VPPSYS1_REG(0x0100)
42*91f16700Schasinglulu #define VPPSYS1_SW_CG1			MT_LP_TZ_VPPSYS1_REG(0x0110)
43*91f16700Schasinglulu #define VDOSYS0_SW_CG0			MT_LP_TZ_VDOSYS0_REG(0x0100)
44*91f16700Schasinglulu #define VDOSYS0_SW_CG1			MT_LP_TZ_VDOSYS0_REG(0x0110)
45*91f16700Schasinglulu #define VDOSYS1_SW_CG0			MT_LP_TZ_VDOSYS1_REG(0x0100)
46*91f16700Schasinglulu #define VDOSYS1_SW_CG1			MT_LP_TZ_VDOSYS1_REG(0x0120)
47*91f16700Schasinglulu #define VDOSYS1_SW_CG2			MT_LP_TZ_VDOSYS1_REG(0x0130)
48*91f16700Schasinglulu 
49*91f16700Schasinglulu /***********************************************************
50*91f16700Schasinglulu  * Check clkmux registers
51*91f16700Schasinglulu  ***********************************************************/
52*91f16700Schasinglulu #define CLK_CFG(id)	MT_LP_TZ_TOPCK_REG(0x98 + id * 0x10)
53*91f16700Schasinglulu #define PDN_CHECK	BIT(7)
54*91f16700Schasinglulu #define CLK_CHECK	BIT(31)
55*91f16700Schasinglulu 
56*91f16700Schasinglulu enum {
57*91f16700Schasinglulu 	CLKMUX_DISP = 0,
58*91f16700Schasinglulu 	NF_CLKMUX,
59*91f16700Schasinglulu };
60*91f16700Schasinglulu 
61*91f16700Schasinglulu static bool is_clkmux_pdn(unsigned int clkmux_id)
62*91f16700Schasinglulu {
63*91f16700Schasinglulu 	unsigned int reg, val, idx;
64*91f16700Schasinglulu 
65*91f16700Schasinglulu 	if ((clkmux_id & CLK_CHECK) != 0U) {
66*91f16700Schasinglulu 		clkmux_id = (clkmux_id & ~CLK_CHECK);
67*91f16700Schasinglulu 		reg = clkmux_id / 4U;
68*91f16700Schasinglulu 		val = mmio_read_32(CLK_CFG(reg));
69*91f16700Schasinglulu 		idx = clkmux_id % 4U;
70*91f16700Schasinglulu 		val = (val >> (idx * 8U)) & PDN_CHECK;
71*91f16700Schasinglulu 		return (val != 0U);
72*91f16700Schasinglulu 	}
73*91f16700Schasinglulu 
74*91f16700Schasinglulu 	return false;
75*91f16700Schasinglulu }
76*91f16700Schasinglulu 
77*91f16700Schasinglulu static struct mt_spm_cond_tables spm_cond_t;
78*91f16700Schasinglulu 
79*91f16700Schasinglulu struct idle_cond_info {
80*91f16700Schasinglulu 	unsigned int subsys_mask;
81*91f16700Schasinglulu 	uintptr_t addr;
82*91f16700Schasinglulu 	bool bBitflip;
83*91f16700Schasinglulu 	unsigned int clkmux_id;
84*91f16700Schasinglulu };
85*91f16700Schasinglulu 
86*91f16700Schasinglulu #define IDLE_CG(mask, addr, bitflip, clkmux)	\
87*91f16700Schasinglulu 	{mask, (uintptr_t)addr, bitflip, clkmux}
88*91f16700Schasinglulu 
89*91f16700Schasinglulu static struct idle_cond_info idle_cg_info[PLAT_SPM_COND_MAX] = {
90*91f16700Schasinglulu 	IDLE_CG(0xffffffff, SPM_PWR_STATUS, false, 0U),
91*91f16700Schasinglulu 	IDLE_CG(0xffffffff, INFRA_SW_CG0, true, 0U),
92*91f16700Schasinglulu 	IDLE_CG(0xffffffff, INFRA_SW_CG1, true, 0U),
93*91f16700Schasinglulu 	IDLE_CG(0xffffffff, INFRA_SW_CG2, true, 0U),
94*91f16700Schasinglulu 	IDLE_CG(0xffffffff, INFRA_SW_CG3, true, 0U),
95*91f16700Schasinglulu 	IDLE_CG(0xffffffff, INFRA_SW_CG4, true, 0U),
96*91f16700Schasinglulu 	IDLE_CG(0xffffffff, PERI_SW_CG0, true, 0U),
97*91f16700Schasinglulu 	IDLE_CG(0x00000800, VPPSYS0_SW_CG0, true, (CLK_CHECK|CLKMUX_DISP)),
98*91f16700Schasinglulu 	IDLE_CG(0x00000800, VPPSYS0_SW_CG1, true, (CLK_CHECK|CLKMUX_DISP)),
99*91f16700Schasinglulu 	IDLE_CG(0x00000800, VPPSYS0_SW_CG2, true, (CLK_CHECK|CLKMUX_DISP)),
100*91f16700Schasinglulu 	IDLE_CG(0x00001000, VPPSYS1_SW_CG0, true, (CLK_CHECK|CLKMUX_DISP)),
101*91f16700Schasinglulu 	IDLE_CG(0x00001000, VPPSYS1_SW_CG1, true, (CLK_CHECK|CLKMUX_DISP)),
102*91f16700Schasinglulu 	IDLE_CG(0x00002000, VDOSYS0_SW_CG0, true, (CLK_CHECK|CLKMUX_DISP)),
103*91f16700Schasinglulu 	IDLE_CG(0x00002000, VDOSYS0_SW_CG1, true, (CLK_CHECK|CLKMUX_DISP)),
104*91f16700Schasinglulu 	IDLE_CG(0x00004000, VDOSYS1_SW_CG0, true, (CLK_CHECK|CLKMUX_DISP)),
105*91f16700Schasinglulu 	IDLE_CG(0x00004000, VDOSYS1_SW_CG1, true, (CLK_CHECK|CLKMUX_DISP)),
106*91f16700Schasinglulu 	IDLE_CG(0x00004000, VDOSYS1_SW_CG2, true, (CLK_CHECK|CLKMUX_DISP)),
107*91f16700Schasinglulu 	IDLE_CG(0x00000080, TOP_SW_I2C_CG, true, (CLK_CHECK|CLKMUX_DISP)),
108*91f16700Schasinglulu };
109*91f16700Schasinglulu 
110*91f16700Schasinglulu /***********************************************************
111*91f16700Schasinglulu  * Check pll idle condition
112*91f16700Schasinglulu  ***********************************************************/
113*91f16700Schasinglulu #define PLL_MFGPLL	MT_LP_TZ_APMIXEDSYS(0x340)
114*91f16700Schasinglulu #define PLL_MMPLL	MT_LP_TZ_APMIXEDSYS(0x0E0)
115*91f16700Schasinglulu #define PLL_UNIVPLL	MT_LP_TZ_APMIXEDSYS(0x1F0)
116*91f16700Schasinglulu #define PLL_MSDCPLL	MT_LP_TZ_APMIXEDSYS(0x710)
117*91f16700Schasinglulu #define PLL_TVDPLL	MT_LP_TZ_APMIXEDSYS(0x380)
118*91f16700Schasinglulu 
119*91f16700Schasinglulu unsigned int mt_spm_cond_check(int state_id,
120*91f16700Schasinglulu 			       const struct mt_spm_cond_tables *src,
121*91f16700Schasinglulu 			       const struct mt_spm_cond_tables *dest,
122*91f16700Schasinglulu 			       struct mt_spm_cond_tables *res)
123*91f16700Schasinglulu {
124*91f16700Schasinglulu 	unsigned int blocked = 0U, i;
125*91f16700Schasinglulu 	bool is_system_suspend = IS_PLAT_SUSPEND_ID(state_id);
126*91f16700Schasinglulu 
127*91f16700Schasinglulu 	if ((src == NULL) || (dest == NULL)) {
128*91f16700Schasinglulu 		return SPM_COND_CHECK_FAIL;
129*91f16700Schasinglulu 	}
130*91f16700Schasinglulu 
131*91f16700Schasinglulu 	for (i = 0U; i < PLAT_SPM_COND_MAX; i++) {
132*91f16700Schasinglulu 		if (res != NULL) {
133*91f16700Schasinglulu 			res->table_cg[i] =
134*91f16700Schasinglulu 				(src->table_cg[i] & dest->table_cg[i]);
135*91f16700Schasinglulu 
136*91f16700Schasinglulu 			if (is_system_suspend && (res->table_cg[i] != 0U)) {
137*91f16700Schasinglulu 				INFO("suspend: %s block[%u](0x%lx) = 0x%08x\n",
138*91f16700Schasinglulu 				     dest->name, i, idle_cg_info[i].addr,
139*91f16700Schasinglulu 				     res->table_cg[i]);
140*91f16700Schasinglulu 			}
141*91f16700Schasinglulu 
142*91f16700Schasinglulu 			if (res->table_cg[i] != 0U) {
143*91f16700Schasinglulu 				blocked |= (1U << i);
144*91f16700Schasinglulu 			}
145*91f16700Schasinglulu 		} else if ((src->table_cg[i] & dest->table_cg[i]) != 0U) {
146*91f16700Schasinglulu 			blocked |= (1U << i);
147*91f16700Schasinglulu 			break;
148*91f16700Schasinglulu 		}
149*91f16700Schasinglulu 	}
150*91f16700Schasinglulu 
151*91f16700Schasinglulu 	if (res != NULL) {
152*91f16700Schasinglulu 		res->table_pll = (src->table_pll & dest->table_pll);
153*91f16700Schasinglulu 
154*91f16700Schasinglulu 		if (res->table_pll != 0U) {
155*91f16700Schasinglulu 			blocked |=
156*91f16700Schasinglulu 				(res->table_pll << SPM_COND_BLOCKED_PLL_IDX) |
157*91f16700Schasinglulu 				 SPM_COND_CHECK_BLOCKED_PLL;
158*91f16700Schasinglulu 		}
159*91f16700Schasinglulu 	} else if ((src->table_pll & dest->table_pll) != 0U) {
160*91f16700Schasinglulu 		blocked |= SPM_COND_CHECK_BLOCKED_PLL;
161*91f16700Schasinglulu 	}
162*91f16700Schasinglulu 
163*91f16700Schasinglulu 	if (is_system_suspend && (blocked != 0U)) {
164*91f16700Schasinglulu 		INFO("suspend: %s blocked=0x%08x\n", dest->name, blocked);
165*91f16700Schasinglulu 	}
166*91f16700Schasinglulu 
167*91f16700Schasinglulu 	return blocked;
168*91f16700Schasinglulu }
169*91f16700Schasinglulu 
170*91f16700Schasinglulu #define IS_MT_SPM_PWR_OFF(mask)					\
171*91f16700Schasinglulu 	(((mmio_read_32(SPM_PWR_STATUS) & mask) == 0U) &&	\
172*91f16700Schasinglulu 	 ((mmio_read_32(SPM_PWR_STATUS_2ND) & mask) == 0U))
173*91f16700Schasinglulu 
174*91f16700Schasinglulu int mt_spm_cond_update(struct mt_resource_constraint **con, unsigned int num,
175*91f16700Schasinglulu 		       int stateid, void *priv)
176*91f16700Schasinglulu {
177*91f16700Schasinglulu 	int res;
178*91f16700Schasinglulu 	uint32_t i;
179*91f16700Schasinglulu 	struct mt_resource_constraint *const *rc;
180*91f16700Schasinglulu 
181*91f16700Schasinglulu 	/* read all cg state */
182*91f16700Schasinglulu 	for (i = 0U; i < PLAT_SPM_COND_MAX; i++) {
183*91f16700Schasinglulu 		spm_cond_t.table_cg[i] = 0U;
184*91f16700Schasinglulu 
185*91f16700Schasinglulu 		/* check mtcmos, if off set idle_value and clk to 0 disable */
186*91f16700Schasinglulu 		if (IS_MT_SPM_PWR_OFF(idle_cg_info[i].subsys_mask)) {
187*91f16700Schasinglulu 			continue;
188*91f16700Schasinglulu 		}
189*91f16700Schasinglulu 
190*91f16700Schasinglulu 		/* check clkmux */
191*91f16700Schasinglulu 		if (is_clkmux_pdn(idle_cg_info[i].clkmux_id)) {
192*91f16700Schasinglulu 			continue;
193*91f16700Schasinglulu 		}
194*91f16700Schasinglulu 
195*91f16700Schasinglulu 		spm_cond_t.table_cg[i] = idle_cg_info[i].bBitflip ?
196*91f16700Schasinglulu 					 ~mmio_read_32(idle_cg_info[i].addr) :
197*91f16700Schasinglulu 					 mmio_read_32(idle_cg_info[i].addr);
198*91f16700Schasinglulu 	}
199*91f16700Schasinglulu 
200*91f16700Schasinglulu 	spm_cond_t.table_pll = 0U;
201*91f16700Schasinglulu 	if ((mmio_read_32(PLL_MFGPLL) & 0x200) != 0U) {
202*91f16700Schasinglulu 		spm_cond_t.table_pll |= PLL_BIT_MFGPLL;
203*91f16700Schasinglulu 	}
204*91f16700Schasinglulu 
205*91f16700Schasinglulu 	if ((mmio_read_32(PLL_MMPLL) & 0x200) != 0U) {
206*91f16700Schasinglulu 		spm_cond_t.table_pll |= PLL_BIT_MMPLL;
207*91f16700Schasinglulu 	}
208*91f16700Schasinglulu 
209*91f16700Schasinglulu 	if ((mmio_read_32(PLL_UNIVPLL) & 0x200) != 0U) {
210*91f16700Schasinglulu 		spm_cond_t.table_pll |= PLL_BIT_UNIVPLL;
211*91f16700Schasinglulu 	}
212*91f16700Schasinglulu 
213*91f16700Schasinglulu 	if ((mmio_read_32(PLL_MSDCPLL) & 0x200) != 0U) {
214*91f16700Schasinglulu 		spm_cond_t.table_pll |= PLL_BIT_MSDCPLL;
215*91f16700Schasinglulu 	}
216*91f16700Schasinglulu 
217*91f16700Schasinglulu 	if ((mmio_read_32(PLL_TVDPLL) & 0x200) != 0U) {
218*91f16700Schasinglulu 		spm_cond_t.table_pll |= PLL_BIT_TVDPLL;
219*91f16700Schasinglulu 	}
220*91f16700Schasinglulu 
221*91f16700Schasinglulu 	spm_cond_t.priv = priv;
222*91f16700Schasinglulu 	for (rc = con; *rc != NULL; rc++) {
223*91f16700Schasinglulu 		if (((*rc)->update) == NULL) {
224*91f16700Schasinglulu 			continue;
225*91f16700Schasinglulu 		}
226*91f16700Schasinglulu 
227*91f16700Schasinglulu 		res = (*rc)->update(stateid, PLAT_RC_UPDATE_CONDITION,
228*91f16700Schasinglulu 				    (void const *)&spm_cond_t);
229*91f16700Schasinglulu 		if (res != MT_RM_STATUS_OK) {
230*91f16700Schasinglulu 			break;
231*91f16700Schasinglulu 		}
232*91f16700Schasinglulu 	}
233*91f16700Schasinglulu 
234*91f16700Schasinglulu 	return 0;
235*91f16700Schasinglulu }
236