1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (c) 2021-2022, MediaTek Inc. All rights reserved. 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu */ 6*91f16700Schasinglulu 7*91f16700Schasinglulu #include <arch_helpers.h> 8*91f16700Schasinglulu #include <common/debug.h> 9*91f16700Schasinglulu 10*91f16700Schasinglulu #include <mt_lp_rm.h> 11*91f16700Schasinglulu #include <mt_spm.h> 12*91f16700Schasinglulu #include <mt_spm_cond.h> 13*91f16700Schasinglulu #include <mt_spm_constraint.h> 14*91f16700Schasinglulu #include <mt_spm_conservation.h> 15*91f16700Schasinglulu #include <mt_spm_idle.h> 16*91f16700Schasinglulu #include <mt_spm_internal.h> 17*91f16700Schasinglulu #include <mt_spm_notifier.h> 18*91f16700Schasinglulu #include <mt_spm_rc_internal.h> 19*91f16700Schasinglulu #include <mt_spm_resource_req.h> 20*91f16700Schasinglulu #include <mt_spm_reg.h> 21*91f16700Schasinglulu #include <mt_spm_suspend.h> 22*91f16700Schasinglulu #include <plat_pm.h> 23*91f16700Schasinglulu #include <plat_mtk_lpm.h> 24*91f16700Schasinglulu 25*91f16700Schasinglulu #ifndef ATF_PLAT_CIRQ_UNSUPPORT 26*91f16700Schasinglulu #include <mt_cirq.h> 27*91f16700Schasinglulu #include <mt_gic_v3.h> 28*91f16700Schasinglulu #endif 29*91f16700Schasinglulu 30*91f16700Schasinglulu #define CONSTRAINT_BUS26M_ALLOW \ 31*91f16700Schasinglulu (MT_RM_CONSTRAINT_ALLOW_CPU_BUCK_OFF | \ 32*91f16700Schasinglulu MT_RM_CONSTRAINT_ALLOW_DRAM_S0 | \ 33*91f16700Schasinglulu MT_RM_CONSTRAINT_ALLOW_DRAM_S1 | \ 34*91f16700Schasinglulu MT_RM_CONSTRAINT_ALLOW_VCORE_LP | \ 35*91f16700Schasinglulu MT_RM_CONSTRAINT_ALLOW_LVTS_STATE | \ 36*91f16700Schasinglulu MT_RM_CONSTRAINT_ALLOW_BUS26M_OFF) 37*91f16700Schasinglulu 38*91f16700Schasinglulu #define CONSTRAINT_BUS26M_PCM_FLAG \ 39*91f16700Schasinglulu (SPM_FLAG_DISABLE_INFRA_PDN | \ 40*91f16700Schasinglulu SPM_FLAG_DISABLE_VCORE_DVS | \ 41*91f16700Schasinglulu SPM_FLAG_DISABLE_VCORE_DFS | \ 42*91f16700Schasinglulu SPM_FLAG_SRAM_SLEEP_CTRL | \ 43*91f16700Schasinglulu SPM_FLAG_ENABLE_TIA_WORKAROUND | \ 44*91f16700Schasinglulu SPM_FLAG_ENABLE_LVTS_WORKAROUND | \ 45*91f16700Schasinglulu SPM_FLAG_KEEP_CSYSPWRACK_HIGH | \ 46*91f16700Schasinglulu SPM_FLAG_DISABLE_DRAMC_MCU_SRAM_SLEEP) 47*91f16700Schasinglulu 48*91f16700Schasinglulu #define CONSTRAINT_BUS26M_PCM_FLAG1 0U 49*91f16700Schasinglulu 50*91f16700Schasinglulu #define CONSTRAINT_BUS26M_RESOURCE_REQ 0U 51*91f16700Schasinglulu 52*91f16700Schasinglulu static unsigned int bus26m_ext_opand; 53*91f16700Schasinglulu static struct mt_irqremain *refer2remain_irq; 54*91f16700Schasinglulu static struct mt_spm_cond_tables cond_bus26m = { 55*91f16700Schasinglulu .name = "bus26m", 56*91f16700Schasinglulu .table_cg = { 57*91f16700Schasinglulu 0xFFFFD408, /* MTCMOS1 */ 58*91f16700Schasinglulu 0x2284C802, /* INFRA0 */ 59*91f16700Schasinglulu 0x27AF8000, /* INFRA1 */ 60*91f16700Schasinglulu 0x86040650, /* INFRA2 */ 61*91f16700Schasinglulu 0x30038020, /* INFRA3 */ 62*91f16700Schasinglulu 0x80000000, /* INFRA4 */ 63*91f16700Schasinglulu 0x00080ABB, /* PERI0 */ 64*91f16700Schasinglulu 0x00004000, /* VPPSYS0_0 */ 65*91f16700Schasinglulu 0x08803000, /* VPPSYS0_1 */ 66*91f16700Schasinglulu 0x00000000, /* VPPSYS0_2 */ 67*91f16700Schasinglulu 0x80005555, /* VPPSYS1_0 */ 68*91f16700Schasinglulu 0x00009008, /* VPPSYS1_1 */ 69*91f16700Schasinglulu 0x60060000, /* VDOSYS0_0 */ 70*91f16700Schasinglulu 0x00000000, /* VDOSYS0_1 */ 71*91f16700Schasinglulu 0x201E01F8, /* VDOSYS1_0 */ 72*91f16700Schasinglulu 0x00800000, /* VDOSYS1_1 */ 73*91f16700Schasinglulu 0x00000000, /* VDOSYS1_2 */ 74*91f16700Schasinglulu 0x00000080, /* I2C */ 75*91f16700Schasinglulu }, 76*91f16700Schasinglulu .table_pll = (PLL_BIT_UNIVPLL | 77*91f16700Schasinglulu PLL_BIT_MFGPLL | 78*91f16700Schasinglulu PLL_BIT_MSDCPLL | 79*91f16700Schasinglulu PLL_BIT_TVDPLL | 80*91f16700Schasinglulu PLL_BIT_MMPLL), 81*91f16700Schasinglulu }; 82*91f16700Schasinglulu 83*91f16700Schasinglulu static struct mt_spm_cond_tables cond_bus26m_res = { 84*91f16700Schasinglulu .table_cg = { 0U }, 85*91f16700Schasinglulu .table_pll = 0U, 86*91f16700Schasinglulu }; 87*91f16700Schasinglulu 88*91f16700Schasinglulu static struct constraint_status status = { 89*91f16700Schasinglulu .id = MT_RM_CONSTRAINT_ID_BUS26M, 90*91f16700Schasinglulu .valid = (MT_SPM_RC_VALID_SW | 91*91f16700Schasinglulu MT_SPM_RC_VALID_COND_LATCH), 92*91f16700Schasinglulu .cond_block = 0U, 93*91f16700Schasinglulu .enter_cnt = 0U, 94*91f16700Schasinglulu .cond_res = &cond_bus26m_res, 95*91f16700Schasinglulu }; 96*91f16700Schasinglulu 97*91f16700Schasinglulu /* 98*91f16700Schasinglulu * Cirq will take the place of gic when gic is off. 99*91f16700Schasinglulu * However, cirq cannot work if 26m clk is turned off when system idle/suspend. 100*91f16700Schasinglulu * Therefore, we need to set irq pending for specific wakeup source. 101*91f16700Schasinglulu */ 102*91f16700Schasinglulu #ifdef ATF_PLAT_CIRQ_UNSUPPORT 103*91f16700Schasinglulu #define do_irqs_delivery() 104*91f16700Schasinglulu #else 105*91f16700Schasinglulu static void mt_spm_irq_remain_dump(struct mt_irqremain *irqs, 106*91f16700Schasinglulu unsigned int irq_index, 107*91f16700Schasinglulu struct wake_status *wakeup) 108*91f16700Schasinglulu { 109*91f16700Schasinglulu INFO("[SPM] r12 = 0x%08x(0x%08x), flag = 0x%08x 0x%08x 0x%08x\n", 110*91f16700Schasinglulu wakeup->tr.comm.r12, wakeup->md32pcm_wakeup_sta, 111*91f16700Schasinglulu wakeup->tr.comm.debug_flag, wakeup->tr.comm.b_sw_flag0, 112*91f16700Schasinglulu wakeup->tr.comm.b_sw_flag1); 113*91f16700Schasinglulu 114*91f16700Schasinglulu INFO("irq:%u(0x%08x) set pending\n", 115*91f16700Schasinglulu irqs->wakeupsrc[irq_index], irqs->irqs[irq_index]); 116*91f16700Schasinglulu } 117*91f16700Schasinglulu 118*91f16700Schasinglulu static void do_irqs_delivery(void) 119*91f16700Schasinglulu { 120*91f16700Schasinglulu unsigned int idx; 121*91f16700Schasinglulu int res = 0; 122*91f16700Schasinglulu struct wake_status *wakeup = NULL; 123*91f16700Schasinglulu struct mt_irqremain *irqs = refer2remain_irq; 124*91f16700Schasinglulu 125*91f16700Schasinglulu res = spm_conservation_get_result(&wakeup); 126*91f16700Schasinglulu 127*91f16700Schasinglulu if ((res != 0) && (irqs == NULL)) { 128*91f16700Schasinglulu return; 129*91f16700Schasinglulu } 130*91f16700Schasinglulu 131*91f16700Schasinglulu for (idx = 0U; idx < irqs->count; ++idx) { 132*91f16700Schasinglulu if (((wakeup->tr.comm.r12 & irqs->wakeupsrc[idx]) != 0U) || 133*91f16700Schasinglulu ((wakeup->raw_sta & irqs->wakeupsrc[idx]) != 0U)) { 134*91f16700Schasinglulu if ((irqs->wakeupsrc_cat[idx] & 135*91f16700Schasinglulu MT_IRQ_REMAIN_CAT_LOG) != 0U) { 136*91f16700Schasinglulu mt_spm_irq_remain_dump(irqs, idx, wakeup); 137*91f16700Schasinglulu } 138*91f16700Schasinglulu 139*91f16700Schasinglulu mt_irq_set_pending(irqs->irqs[idx]); 140*91f16700Schasinglulu } 141*91f16700Schasinglulu } 142*91f16700Schasinglulu } 143*91f16700Schasinglulu #endif 144*91f16700Schasinglulu 145*91f16700Schasinglulu static void spm_bus26m_conduct(struct spm_lp_scen *spm_lp, 146*91f16700Schasinglulu unsigned int *resource_req) 147*91f16700Schasinglulu { 148*91f16700Schasinglulu spm_lp->pwrctrl->pcm_flags = (uint32_t)CONSTRAINT_BUS26M_PCM_FLAG; 149*91f16700Schasinglulu spm_lp->pwrctrl->pcm_flags1 = (uint32_t)CONSTRAINT_BUS26M_PCM_FLAG1; 150*91f16700Schasinglulu *resource_req |= CONSTRAINT_BUS26M_RESOURCE_REQ; 151*91f16700Schasinglulu } 152*91f16700Schasinglulu 153*91f16700Schasinglulu bool spm_is_valid_rc_bus26m(unsigned int cpu, int state_id) 154*91f16700Schasinglulu { 155*91f16700Schasinglulu (void)cpu; 156*91f16700Schasinglulu (void)state_id; 157*91f16700Schasinglulu 158*91f16700Schasinglulu return (status.cond_block == 0U) && IS_MT_RM_RC_READY(status.valid); 159*91f16700Schasinglulu } 160*91f16700Schasinglulu 161*91f16700Schasinglulu int spm_update_rc_bus26m(int state_id, int type, const void *val) 162*91f16700Schasinglulu { 163*91f16700Schasinglulu const struct mt_spm_cond_tables *tlb; 164*91f16700Schasinglulu const struct mt_spm_cond_tables *tlb_check; 165*91f16700Schasinglulu int res = MT_RM_STATUS_OK; 166*91f16700Schasinglulu 167*91f16700Schasinglulu if (val == NULL) { 168*91f16700Schasinglulu return MT_RM_STATUS_BAD; 169*91f16700Schasinglulu } 170*91f16700Schasinglulu 171*91f16700Schasinglulu if (type == PLAT_RC_UPDATE_CONDITION) { 172*91f16700Schasinglulu tlb = (const struct mt_spm_cond_tables *)val; 173*91f16700Schasinglulu tlb_check = (const struct mt_spm_cond_tables *)&cond_bus26m; 174*91f16700Schasinglulu 175*91f16700Schasinglulu status.cond_block = 176*91f16700Schasinglulu mt_spm_cond_check(state_id, tlb, tlb_check, 177*91f16700Schasinglulu ((status.valid & 178*91f16700Schasinglulu MT_SPM_RC_VALID_COND_LATCH) != 0U) ? 179*91f16700Schasinglulu &cond_bus26m_res : NULL); 180*91f16700Schasinglulu } else if (type == PLAT_RC_UPDATE_REMAIN_IRQS) { 181*91f16700Schasinglulu refer2remain_irq = (struct mt_irqremain *)val; 182*91f16700Schasinglulu } else { 183*91f16700Schasinglulu res = MT_RM_STATUS_BAD; 184*91f16700Schasinglulu } 185*91f16700Schasinglulu 186*91f16700Schasinglulu return res; 187*91f16700Schasinglulu } 188*91f16700Schasinglulu 189*91f16700Schasinglulu unsigned int spm_allow_rc_bus26m(int state_id) 190*91f16700Schasinglulu { 191*91f16700Schasinglulu (void)state_id; 192*91f16700Schasinglulu 193*91f16700Schasinglulu return CONSTRAINT_BUS26M_ALLOW; 194*91f16700Schasinglulu } 195*91f16700Schasinglulu 196*91f16700Schasinglulu int spm_run_rc_bus26m(unsigned int cpu, int state_id) 197*91f16700Schasinglulu { 198*91f16700Schasinglulu (void)cpu; 199*91f16700Schasinglulu 200*91f16700Schasinglulu #ifndef ATF_PLAT_SPM_SSPM_NOTIFIER_UNSUPPORT 201*91f16700Schasinglulu mt_spm_sspm_notify_u32(MT_SPM_NOTIFY_LP_ENTER, CONSTRAINT_BUS26M_ALLOW | 202*91f16700Schasinglulu (IS_PLAT_SUSPEND_ID(state_id) ? 203*91f16700Schasinglulu MT_RM_CONSTRAINT_ALLOW_AP_SUSPEND : 0U)); 204*91f16700Schasinglulu #endif 205*91f16700Schasinglulu if (IS_PLAT_SUSPEND_ID(state_id)) { 206*91f16700Schasinglulu mt_spm_suspend_enter(state_id, 207*91f16700Schasinglulu (MT_SPM_EX_OP_SET_WDT | 208*91f16700Schasinglulu MT_SPM_EX_OP_HW_S1_DETECT | 209*91f16700Schasinglulu MT_SPM_EX_OP_SET_SUSPEND_MODE | 210*91f16700Schasinglulu bus26m_ext_opand), 211*91f16700Schasinglulu CONSTRAINT_BUS26M_RESOURCE_REQ); 212*91f16700Schasinglulu } else { 213*91f16700Schasinglulu mt_spm_idle_generic_enter(state_id, MT_SPM_EX_OP_HW_S1_DETECT, 214*91f16700Schasinglulu spm_bus26m_conduct); 215*91f16700Schasinglulu } 216*91f16700Schasinglulu 217*91f16700Schasinglulu return 0; 218*91f16700Schasinglulu } 219*91f16700Schasinglulu 220*91f16700Schasinglulu int spm_reset_rc_bus26m(unsigned int cpu, int state_id) 221*91f16700Schasinglulu { 222*91f16700Schasinglulu unsigned int ext_op = MT_SPM_EX_OP_HW_S1_DETECT; 223*91f16700Schasinglulu 224*91f16700Schasinglulu (void)cpu; 225*91f16700Schasinglulu 226*91f16700Schasinglulu #ifndef ATF_PLAT_SPM_SSPM_NOTIFIER_UNSUPPORT 227*91f16700Schasinglulu mt_spm_sspm_notify_u32(MT_SPM_NOTIFY_LP_LEAVE, 0U); 228*91f16700Schasinglulu #endif 229*91f16700Schasinglulu if (IS_PLAT_SUSPEND_ID(state_id)) { 230*91f16700Schasinglulu ext_op |= (bus26m_ext_opand | MT_SPM_EX_OP_SET_WDT); 231*91f16700Schasinglulu mt_spm_suspend_resume(state_id, ext_op, NULL); 232*91f16700Schasinglulu bus26m_ext_opand = 0U; 233*91f16700Schasinglulu } else { 234*91f16700Schasinglulu mt_spm_idle_generic_resume(state_id, ext_op, NULL); 235*91f16700Schasinglulu status.enter_cnt++; 236*91f16700Schasinglulu } 237*91f16700Schasinglulu 238*91f16700Schasinglulu do_irqs_delivery(); 239*91f16700Schasinglulu 240*91f16700Schasinglulu return 0; 241*91f16700Schasinglulu } 242