1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (c) 2020, MediaTek Inc. All rights reserved. 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu */ 6*91f16700Schasinglulu 7*91f16700Schasinglulu #ifndef MT_CPU_PM_CPC_H 8*91f16700Schasinglulu #define MT_CPU_PM_CPC_H 9*91f16700Schasinglulu 10*91f16700Schasinglulu #include <lib/mmio.h> 11*91f16700Schasinglulu #include <lib/utils_def.h> 12*91f16700Schasinglulu #include <mcucfg.h> 13*91f16700Schasinglulu #include <platform_def.h> 14*91f16700Schasinglulu 15*91f16700Schasinglulu #define NEED_CPUSYS_PROT_WORKAROUND 1 16*91f16700Schasinglulu 17*91f16700Schasinglulu /* system sram registers */ 18*91f16700Schasinglulu #define CPUIDLE_SRAM_REG(r) (uint32_t)(MTK_MCDI_SRAM_BASE + (r)) 19*91f16700Schasinglulu 20*91f16700Schasinglulu /* db dump */ 21*91f16700Schasinglulu #define CPC_TRACE_SIZE U(0x20) 22*91f16700Schasinglulu #define CPC_TRACE_ID_NUM U(10) 23*91f16700Schasinglulu #define CPC_TRACE_SRAM(id) (CPUIDLE_SRAM_REG(0x10) + (id) * CPC_TRACE_SIZE) 24*91f16700Schasinglulu 25*91f16700Schasinglulu /* buckup off count */ 26*91f16700Schasinglulu #define CPC_CLUSTER_CNT_BACKUP CPUIDLE_SRAM_REG(0x1F0) 27*91f16700Schasinglulu #define CPC_MCUSYS_CNT CPUIDLE_SRAM_REG(0x1F4) 28*91f16700Schasinglulu 29*91f16700Schasinglulu /* CPC_MCUSYS_CPC_FLOW_CTRL_CFG(0xA814): debug setting */ 30*91f16700Schasinglulu #define CPC_PWR_ON_SEQ_DIS BIT(1) 31*91f16700Schasinglulu #define CPC_PWR_ON_PRIORITY BIT(2) 32*91f16700Schasinglulu #define CPC_AUTO_OFF_EN BIT(5) 33*91f16700Schasinglulu #define CPC_DORMANT_WAIT_EN BIT(14) 34*91f16700Schasinglulu #define CPC_CTRL_EN BIT(16) 35*91f16700Schasinglulu #define CPC_OFF_PRE_EN BIT(29) 36*91f16700Schasinglulu 37*91f16700Schasinglulu /* CPC_MCUSYS_LAST_CORE_REQ(0xA818) : last core protection */ 38*91f16700Schasinglulu #define CPUSYS_PROT_SET BIT(0) 39*91f16700Schasinglulu #define MCUSYS_PROT_SET BIT(8) 40*91f16700Schasinglulu #define CPUSYS_PROT_CLR BIT(8) 41*91f16700Schasinglulu #define MCUSYS_PROT_CLR BIT(9) 42*91f16700Schasinglulu 43*91f16700Schasinglulu #define CPC_PROT_RESP_MASK U(0x3) 44*91f16700Schasinglulu #define CPUSYS_RESP_OFS U(16) 45*91f16700Schasinglulu #define MCUSYS_RESP_OFS U(30) 46*91f16700Schasinglulu 47*91f16700Schasinglulu #define cpusys_resp(r) (((r) >> CPUSYS_RESP_OFS) & CPC_PROT_RESP_MASK) 48*91f16700Schasinglulu #define mcusys_resp(r) (((r) >> MCUSYS_RESP_OFS) & CPC_PROT_RESP_MASK) 49*91f16700Schasinglulu 50*91f16700Schasinglulu #define RETRY_CNT_MAX U(1000) 51*91f16700Schasinglulu 52*91f16700Schasinglulu #define PROT_RETRY U(0) 53*91f16700Schasinglulu #define PROT_SUCCESS U(1) 54*91f16700Schasinglulu #define PROT_GIVEUP U(2) 55*91f16700Schasinglulu 56*91f16700Schasinglulu /* CPC_MCUSYS_CPC_DBG_SETTING(0xAB00): debug setting */ 57*91f16700Schasinglulu #define CPC_PROF_EN BIT(0) 58*91f16700Schasinglulu #define CPC_DBG_EN BIT(1) 59*91f16700Schasinglulu #define CPC_FREEZE BIT(2) 60*91f16700Schasinglulu #define CPC_CALC_EN BIT(3) 61*91f16700Schasinglulu 62*91f16700Schasinglulu enum { 63*91f16700Schasinglulu CPC_SUCCESS = 0, 64*91f16700Schasinglulu 65*91f16700Schasinglulu CPC_ERR_FAIL, 66*91f16700Schasinglulu CPC_ERR_TIMEOUT, 67*91f16700Schasinglulu 68*91f16700Schasinglulu NF_CPC_ERR 69*91f16700Schasinglulu }; 70*91f16700Schasinglulu 71*91f16700Schasinglulu enum { 72*91f16700Schasinglulu CPC_SMC_EVENT_DUMP_TRACE_DATA, 73*91f16700Schasinglulu CPC_SMC_EVENT_GIC_DPG_SET, 74*91f16700Schasinglulu CPC_SMC_EVENT_CPC_CONFIG, 75*91f16700Schasinglulu CPC_SMC_EVENT_READ_CONFIG, 76*91f16700Schasinglulu 77*91f16700Schasinglulu NF_CPC_SMC_EVENT 78*91f16700Schasinglulu }; 79*91f16700Schasinglulu 80*91f16700Schasinglulu enum { 81*91f16700Schasinglulu CPC_SMC_CONFIG_PROF, 82*91f16700Schasinglulu CPC_SMC_CONFIG_AUTO_OFF, 83*91f16700Schasinglulu CPC_SMC_CONFIG_AUTO_OFF_THRES, 84*91f16700Schasinglulu CPC_SMC_CONFIG_CNT_CLR, 85*91f16700Schasinglulu CPC_SMC_CONFIG_TIME_SYNC, 86*91f16700Schasinglulu 87*91f16700Schasinglulu NF_CPC_SMC_CONFIG 88*91f16700Schasinglulu }; 89*91f16700Schasinglulu 90*91f16700Schasinglulu #define us_to_ticks(us) ((us) * 13) 91*91f16700Schasinglulu #define ticks_to_us(tick) ((tick) / 13) 92*91f16700Schasinglulu 93*91f16700Schasinglulu int mtk_cpu_pm_cluster_prot_aquire(unsigned int cluster); 94*91f16700Schasinglulu void mtk_cpu_pm_cluster_prot_release(unsigned int cluster); 95*91f16700Schasinglulu 96*91f16700Schasinglulu void mtk_cpc_mcusys_off_reflect(void); 97*91f16700Schasinglulu int mtk_cpc_mcusys_off_prepare(void); 98*91f16700Schasinglulu 99*91f16700Schasinglulu void mtk_cpc_core_on_hint_set(unsigned int cpu); 100*91f16700Schasinglulu void mtk_cpc_core_on_hint_clr(unsigned int cpu); 101*91f16700Schasinglulu void mtk_cpc_time_sync(void); 102*91f16700Schasinglulu 103*91f16700Schasinglulu uint64_t mtk_cpc_handler(uint64_t act, uint64_t arg1, uint64_t arg2); 104*91f16700Schasinglulu void mtk_cpc_init(void); 105*91f16700Schasinglulu 106*91f16700Schasinglulu #endif /* MT_CPU_PM_CPC_H */ 107