xref: /arm-trusted-firmware/plat/mediatek/mt8195/drivers/dfd/plat_dfd.c (revision 91f16700b400a8c0651d24a598fc48ee2997a0d7)
1*91f16700Schasinglulu /*
2*91f16700Schasinglulu  * Copyright (c) 2021, MediaTek Inc. All rights reserved.
3*91f16700Schasinglulu  *
4*91f16700Schasinglulu  * SPDX-License-Identifier: BSD-3-Clause
5*91f16700Schasinglulu  */
6*91f16700Schasinglulu #include <arch_helpers.h>
7*91f16700Schasinglulu #include <common/debug.h>
8*91f16700Schasinglulu #include <lib/mmio.h>
9*91f16700Schasinglulu #include <mtk_sip_svc.h>
10*91f16700Schasinglulu #include <plat_dfd.h>
11*91f16700Schasinglulu 
12*91f16700Schasinglulu static bool dfd_enabled;
13*91f16700Schasinglulu static uint64_t dfd_base_addr;
14*91f16700Schasinglulu static uint64_t dfd_chain_length;
15*91f16700Schasinglulu static uint64_t dfd_cache_dump;
16*91f16700Schasinglulu 
17*91f16700Schasinglulu static void dfd_setup(uint64_t base_addr, uint64_t chain_length,
18*91f16700Schasinglulu 		      uint64_t cache_dump)
19*91f16700Schasinglulu {
20*91f16700Schasinglulu 	mmio_write_32(MTK_WDT_LATCH_CTL2, MTK_WDT_LATCH_CTL2_VAL);
21*91f16700Schasinglulu 	mmio_write_32(MTK_WDT_INTERVAL, MTK_WDT_INTERVAL_VAL);
22*91f16700Schasinglulu 	mmio_write_32(MTK_DRM_LATCH_CTL2, MTK_DRM_LATCH_CTL2_VAL);
23*91f16700Schasinglulu 	mmio_write_32(MTK_DRM_LATCH_CTL1, MTK_DRM_LATCH_CTL1_VAL);
24*91f16700Schasinglulu 
25*91f16700Schasinglulu 	/* Bit[2] = 0 (default=1), disable dfd apb bus protect_en */
26*91f16700Schasinglulu 	mmio_clrbits_32(DFD_O_INTRF_MCU_PWR_CTL_MASK, 0x1 << 2);
27*91f16700Schasinglulu 
28*91f16700Schasinglulu 	/* Bit[0] : enable?mcusys_vproc?external_off?dfd?trigger -> 1 */
29*91f16700Schasinglulu 	mmio_setbits_32(DFD_V50_GROUP_0_63_DIFF, 0x1);
30*91f16700Schasinglulu 
31*91f16700Schasinglulu 	/* bit[0]: rg_rw_dfd_internal_dump_en -> 1 */
32*91f16700Schasinglulu 	/* bit[2]: rg_rw_dfd_clock_stop_en -> 1 */
33*91f16700Schasinglulu 	sync_writel(DFD_INTERNAL_CTL, 0x5);
34*91f16700Schasinglulu 
35*91f16700Schasinglulu 	/* bit[13]: xreset_b_update_disable */
36*91f16700Schasinglulu 	mmio_setbits_32(DFD_INTERNAL_CTL, 0x1 << 13);
37*91f16700Schasinglulu 
38*91f16700Schasinglulu 	/*
39*91f16700Schasinglulu 	 * bit[10:3]: DFD trigger selection mask
40*91f16700Schasinglulu 	 * bit[3]: rg_rw_dfd_trigger_sel[0] = 1(enable wdt trigger)
41*91f16700Schasinglulu 	 * bit[4]: rg_rw_dfd_trigger_sel[1] = 1(enable HW trigger)
42*91f16700Schasinglulu 	 * bit[5]: rg_rw_dfd_trigger_sel[2] = 1(enable SW trigger)
43*91f16700Schasinglulu 	 * bit[6]: rg_rw_dfd_trigger_sel[3] = 1(enable SW non-security trigger)
44*91f16700Schasinglulu 	 * bit[7]: rg_rw_dfd_trigger_sel[4] = 1(enable timer trigger)
45*91f16700Schasinglulu 	 */
46*91f16700Schasinglulu 	mmio_setbits_32(DFD_INTERNAL_CTL, 0x1F << 3);
47*91f16700Schasinglulu 
48*91f16700Schasinglulu 	/*
49*91f16700Schasinglulu 	 * bit[9]  : rg_rw_dfd_trigger_sel[6] = 1(cpu_eb_sw_dfd_trigger)
50*91f16700Schasinglulu 	 * bit[10] : rg_rw_dfd_trigger_sel[7] = 1(cpu_eb_wdt_dfd_trigger)
51*91f16700Schasinglulu 	 */
52*91f16700Schasinglulu 	mmio_setbits_32(DFD_INTERNAL_CTL, 0x3 << 9);
53*91f16700Schasinglulu 
54*91f16700Schasinglulu 	/* bit[20:19]: rg_dfd_armpll_div_mux_sel switch to PLL2 for DFD */
55*91f16700Schasinglulu 	mmio_setbits_32(DFD_INTERNAL_CTL, 0x3 << 19);
56*91f16700Schasinglulu 
57*91f16700Schasinglulu 	/*
58*91f16700Schasinglulu 	 * bit[0]: rg_rw_dfd_auto_power_on = 1
59*91f16700Schasinglulu 	 * bit[2:1]: rg_rw_dfd_auto_power_on_dely = 1(10us)
60*91f16700Schasinglulu 	 * bit[4:2]: rg_rw_dfd_power_on_wait_time = 1(20us)
61*91f16700Schasinglulu 	 */
62*91f16700Schasinglulu 	mmio_write_32(DFD_INTERNAL_PWR_ON, 0xB);
63*91f16700Schasinglulu 
64*91f16700Schasinglulu 	/* longest scan chain length */
65*91f16700Schasinglulu 	mmio_write_32(DFD_CHAIN_LENGTH0, chain_length);
66*91f16700Schasinglulu 
67*91f16700Schasinglulu 	/* bit[1:0]: rg_rw_dfd_shift_clock_ratio */
68*91f16700Schasinglulu 	mmio_write_32(DFD_INTERNAL_SHIFT_CLK_RATIO, 0x0);
69*91f16700Schasinglulu 
70*91f16700Schasinglulu 	/* rg_dfd_test_so_over_64 */
71*91f16700Schasinglulu 	mmio_write_32(DFD_INTERNAL_TEST_SO_OVER_64, 0x1);
72*91f16700Schasinglulu 
73*91f16700Schasinglulu 	/* DFD3.0 */
74*91f16700Schasinglulu 	mmio_write_32(DFD_TEST_SI_0, 0x0);
75*91f16700Schasinglulu 	mmio_write_32(DFD_TEST_SI_1, 0x0);
76*91f16700Schasinglulu 	mmio_write_32(DFD_TEST_SI_2, 0x0);
77*91f16700Schasinglulu 	mmio_write_32(DFD_TEST_SI_3, 0x0);
78*91f16700Schasinglulu 
79*91f16700Schasinglulu 	/* for iLDO feature */
80*91f16700Schasinglulu 	sync_writel(DFD_POWER_CTL, 0xF9);
81*91f16700Schasinglulu 
82*91f16700Schasinglulu 	/* read offset */
83*91f16700Schasinglulu 	sync_writel(DFD_READ_ADDR, DFD_READ_ADDR_VAL);
84*91f16700Schasinglulu 
85*91f16700Schasinglulu 	/* for DFD-3.0 setup */
86*91f16700Schasinglulu 	sync_writel(DFD_V30_CTL, 0xD);
87*91f16700Schasinglulu 
88*91f16700Schasinglulu 	/* set base address */
89*91f16700Schasinglulu 	mmio_write_32(DFD_O_SET_BASEADDR_REG, base_addr >> 24);
90*91f16700Schasinglulu 	mmio_write_32(DFD_O_REG_0, 0);
91*91f16700Schasinglulu 
92*91f16700Schasinglulu 	/* setup global variables for suspend and resume */
93*91f16700Schasinglulu 	dfd_enabled = true;
94*91f16700Schasinglulu 	dfd_base_addr = base_addr;
95*91f16700Schasinglulu 	dfd_chain_length = chain_length;
96*91f16700Schasinglulu 	dfd_cache_dump = cache_dump;
97*91f16700Schasinglulu 
98*91f16700Schasinglulu 	if ((cache_dump & DFD_CACHE_DUMP_ENABLE) != 0UL) {
99*91f16700Schasinglulu 		mmio_write_32(MTK_DRM_LATCH_CTL2, MTK_DRM_LATCH_CTL2_CACHE_VAL);
100*91f16700Schasinglulu 		sync_writel(DFD_V35_ENABLE, 0x1);
101*91f16700Schasinglulu 		sync_writel(DFD_V35_TAP_NUMBER, 0xB);
102*91f16700Schasinglulu 		sync_writel(DFD_V35_TAP_EN, DFD_V35_TAP_EN_VAL);
103*91f16700Schasinglulu 		sync_writel(DFD_V35_SEQ0_0, DFD_V35_SEQ0_0_VAL);
104*91f16700Schasinglulu 
105*91f16700Schasinglulu 		/* Cache dump only mode */
106*91f16700Schasinglulu 		sync_writel(DFD_V35_CTL, 0x1);
107*91f16700Schasinglulu 		mmio_write_32(DFD_INTERNAL_NUM_OF_TEST_SO_GROUP, 0xF);
108*91f16700Schasinglulu 		mmio_write_32(DFD_CHAIN_LENGTH0, DFD_CHAIN_LENGTH_VAL);
109*91f16700Schasinglulu 		mmio_write_32(DFD_CHAIN_LENGTH1, DFD_CHAIN_LENGTH_VAL);
110*91f16700Schasinglulu 		mmio_write_32(DFD_CHAIN_LENGTH2, DFD_CHAIN_LENGTH_VAL);
111*91f16700Schasinglulu 		mmio_write_32(DFD_CHAIN_LENGTH3, DFD_CHAIN_LENGTH_VAL);
112*91f16700Schasinglulu 
113*91f16700Schasinglulu 		if ((cache_dump & DFD_PARITY_ERR_TRIGGER) != 0UL) {
114*91f16700Schasinglulu 			sync_writel(DFD_HW_TRIGGER_MASK, 0xC);
115*91f16700Schasinglulu 			mmio_setbits_32(DFD_INTERNAL_CTL, 0x1 << 4);
116*91f16700Schasinglulu 		}
117*91f16700Schasinglulu 	}
118*91f16700Schasinglulu 	dsbsy();
119*91f16700Schasinglulu }
120*91f16700Schasinglulu 
121*91f16700Schasinglulu void dfd_resume(void)
122*91f16700Schasinglulu {
123*91f16700Schasinglulu 	if (dfd_enabled == true) {
124*91f16700Schasinglulu 		dfd_setup(dfd_base_addr, dfd_chain_length, dfd_cache_dump);
125*91f16700Schasinglulu 	}
126*91f16700Schasinglulu }
127*91f16700Schasinglulu 
128*91f16700Schasinglulu uint64_t dfd_smc_dispatcher(uint64_t arg0, uint64_t arg1,
129*91f16700Schasinglulu 			    uint64_t arg2, uint64_t arg3)
130*91f16700Schasinglulu {
131*91f16700Schasinglulu 	uint64_t ret = 0L;
132*91f16700Schasinglulu 
133*91f16700Schasinglulu 	switch (arg0) {
134*91f16700Schasinglulu 	case PLAT_MTK_DFD_SETUP_MAGIC:
135*91f16700Schasinglulu 		INFO("[%s] DFD setup call from kernel\n", __func__);
136*91f16700Schasinglulu 		dfd_setup(arg1, arg2, arg3);
137*91f16700Schasinglulu 		break;
138*91f16700Schasinglulu 	case PLAT_MTK_DFD_READ_MAGIC:
139*91f16700Schasinglulu 		/* only allow to access DFD register base + 0x200 */
140*91f16700Schasinglulu 		if (arg1 <= 0x200) {
141*91f16700Schasinglulu 			ret = mmio_read_32(MISC1_CFG_BASE + arg1);
142*91f16700Schasinglulu 		}
143*91f16700Schasinglulu 		break;
144*91f16700Schasinglulu 	case PLAT_MTK_DFD_WRITE_MAGIC:
145*91f16700Schasinglulu 		/* only allow to access DFD register base + 0x200 */
146*91f16700Schasinglulu 		if (arg1 <= 0x200) {
147*91f16700Schasinglulu 			sync_writel(MISC1_CFG_BASE + arg1, arg2);
148*91f16700Schasinglulu 		}
149*91f16700Schasinglulu 		break;
150*91f16700Schasinglulu 	default:
151*91f16700Schasinglulu 		ret = MTK_SIP_E_INVALID_PARAM;
152*91f16700Schasinglulu 		break;
153*91f16700Schasinglulu 	}
154*91f16700Schasinglulu 
155*91f16700Schasinglulu 	return ret;
156*91f16700Schasinglulu }
157