1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (c) 2021, MediaTek Inc. All rights reserved. 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu */ 6*91f16700Schasinglulu 7*91f16700Schasinglulu #include <common/debug.h> 8*91f16700Schasinglulu #include <drivers/console.h> 9*91f16700Schasinglulu #include <lib/mmio.h> 10*91f16700Schasinglulu 11*91f16700Schasinglulu #include <apupwr_clkctl.h> 12*91f16700Schasinglulu #include <mtk_apusys.h> 13*91f16700Schasinglulu #include <plat/common/platform.h> 14*91f16700Schasinglulu 15*91f16700Schasinglulu int32_t apusys_kernel_ctrl(uint64_t x1, uint64_t x2, uint64_t x3, uint64_t x4, 16*91f16700Schasinglulu uint32_t *ret1) 17*91f16700Schasinglulu { 18*91f16700Schasinglulu int32_t ret = 0L; 19*91f16700Schasinglulu uint32_t request_ops; 20*91f16700Schasinglulu 21*91f16700Schasinglulu request_ops = (uint32_t)x1; 22*91f16700Schasinglulu 23*91f16700Schasinglulu switch (request_ops) { 24*91f16700Schasinglulu case MTK_SIP_APU_START_MCU: 25*91f16700Schasinglulu /* setup addr[33:32] in reviser */ 26*91f16700Schasinglulu mmio_write_32(REVISER_SECUREFW_CTXT, 0U); 27*91f16700Schasinglulu mmio_write_32(REVISER_USDRFW_CTXT, 0U); 28*91f16700Schasinglulu 29*91f16700Schasinglulu /* setup secure sideband */ 30*91f16700Schasinglulu mmio_write_32(AO_SEC_FW, 31*91f16700Schasinglulu (SEC_FW_NON_SECURE << SEC_FW_SHIFT_NS) | 32*91f16700Schasinglulu (0U << SEC_FW_DOMAIN_SHIFT)); 33*91f16700Schasinglulu 34*91f16700Schasinglulu /* setup boot address */ 35*91f16700Schasinglulu mmio_write_32(AO_MD32_BOOT_CTRL, 0U); 36*91f16700Schasinglulu 37*91f16700Schasinglulu /* setup pre-define region */ 38*91f16700Schasinglulu mmio_write_32(AO_MD32_PRE_DEFINE, 39*91f16700Schasinglulu (PRE_DEFINE_CACHE_TCM << PRE_DEFINE_SHIFT_0G) | 40*91f16700Schasinglulu (PRE_DEFINE_CACHE << PRE_DEFINE_SHIFT_1G) | 41*91f16700Schasinglulu (PRE_DEFINE_CACHE << PRE_DEFINE_SHIFT_2G) | 42*91f16700Schasinglulu (PRE_DEFINE_CACHE << PRE_DEFINE_SHIFT_3G)); 43*91f16700Schasinglulu 44*91f16700Schasinglulu /* release runstall */ 45*91f16700Schasinglulu mmio_write_32(AO_MD32_SYS_CTRL, SYS_CTRL_RUN); 46*91f16700Schasinglulu 47*91f16700Schasinglulu INFO("[APUSYS] rev(0x%08x,0x%08x)\n", 48*91f16700Schasinglulu mmio_read_32(REVISER_SECUREFW_CTXT), 49*91f16700Schasinglulu mmio_read_32(REVISER_USDRFW_CTXT)); 50*91f16700Schasinglulu INFO("[APUSYS] ao(0x%08x,0x%08x,0x%08x,0x%08x,0x%08x)\n", 51*91f16700Schasinglulu mmio_read_32(AO_SEC_FW), 52*91f16700Schasinglulu mmio_read_32(AO_SEC_USR_FW), 53*91f16700Schasinglulu mmio_read_32(AO_MD32_BOOT_CTRL), 54*91f16700Schasinglulu mmio_read_32(AO_MD32_PRE_DEFINE), 55*91f16700Schasinglulu mmio_read_32(AO_MD32_SYS_CTRL)); 56*91f16700Schasinglulu break; 57*91f16700Schasinglulu case MTK_SIP_APU_STOP_MCU: 58*91f16700Schasinglulu /* hold runstall */ 59*91f16700Schasinglulu mmio_write_32(AO_MD32_SYS_CTRL, SYS_CTRL_STALL); 60*91f16700Schasinglulu 61*91f16700Schasinglulu INFO("[APUSYS] md32_boot_ctrl=0x%08x,runstall=0x%08x\n", 62*91f16700Schasinglulu mmio_read_32(AO_MD32_BOOT_CTRL), 63*91f16700Schasinglulu mmio_read_32(AO_MD32_SYS_CTRL)); 64*91f16700Schasinglulu break; 65*91f16700Schasinglulu case MTK_SIP_APUPWR_BUS_PROT_CG_ON: 66*91f16700Schasinglulu apupwr_smc_bus_prot_cg_on(); 67*91f16700Schasinglulu break; 68*91f16700Schasinglulu case MTK_SIP_APUPWR_BULK_PLL: 69*91f16700Schasinglulu ret = apupwr_smc_bulk_pll((bool)x2); 70*91f16700Schasinglulu break; 71*91f16700Schasinglulu case MTK_SIP_APUPWR_ACC_INIT_ALL: 72*91f16700Schasinglulu ret = apupwr_smc_acc_init_all(); 73*91f16700Schasinglulu break; 74*91f16700Schasinglulu case MTK_SIP_APUPWR_ACC_TOP: 75*91f16700Schasinglulu apupwr_smc_acc_top((bool)x2); 76*91f16700Schasinglulu break; 77*91f16700Schasinglulu default: 78*91f16700Schasinglulu ERROR("%s, unknown request_ops=0x%x\n", __func__, request_ops); 79*91f16700Schasinglulu break; 80*91f16700Schasinglulu } 81*91f16700Schasinglulu 82*91f16700Schasinglulu return ret; 83*91f16700Schasinglulu } 84