1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (c) 2020, MediaTek Inc. All rights reserved. 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu */ 6*91f16700Schasinglulu 7*91f16700Schasinglulu /* common headers */ 8*91f16700Schasinglulu #include <assert.h> 9*91f16700Schasinglulu 10*91f16700Schasinglulu #include <arch_helpers.h> 11*91f16700Schasinglulu #include <common/debug.h> 12*91f16700Schasinglulu #include <drivers/gpio.h> 13*91f16700Schasinglulu #include <lib/psci/psci.h> 14*91f16700Schasinglulu 15*91f16700Schasinglulu /* platform specific headers */ 16*91f16700Schasinglulu #include <mt_gic_v3.h> 17*91f16700Schasinglulu #include <mtk_ptp3_common.h> 18*91f16700Schasinglulu #include <mtspmc.h> 19*91f16700Schasinglulu #include <plat/common/platform.h> 20*91f16700Schasinglulu #include <plat_dfd.h> 21*91f16700Schasinglulu #include <plat_mtk_lpm.h> 22*91f16700Schasinglulu #include <plat_params.h> 23*91f16700Schasinglulu #include <plat_pm.h> 24*91f16700Schasinglulu #include <pmic.h> 25*91f16700Schasinglulu #include <rtc.h> 26*91f16700Schasinglulu 27*91f16700Schasinglulu /* 28*91f16700Schasinglulu * Cluster state request: 29*91f16700Schasinglulu * [0] : The CPU requires cluster power down 30*91f16700Schasinglulu * [1] : The CPU requires cluster power on 31*91f16700Schasinglulu */ 32*91f16700Schasinglulu #define coordinate_cluster(onoff) write_clusterpwrdn_el1(onoff) 33*91f16700Schasinglulu #define coordinate_cluster_pwron() coordinate_cluster(1) 34*91f16700Schasinglulu #define coordinate_cluster_pwroff() coordinate_cluster(0) 35*91f16700Schasinglulu 36*91f16700Schasinglulu /* platform secure entry point */ 37*91f16700Schasinglulu static uintptr_t secure_entrypoint; 38*91f16700Schasinglulu /* per-CPU power state */ 39*91f16700Schasinglulu static unsigned int plat_power_state[PLATFORM_CORE_COUNT]; 40*91f16700Schasinglulu 41*91f16700Schasinglulu /* platform CPU power domain - ops */ 42*91f16700Schasinglulu static const struct mt_lpm_tz *plat_mt_pm; 43*91f16700Schasinglulu 44*91f16700Schasinglulu #define plat_mt_pm_invoke(_name, _cpu, _state) ({ \ 45*91f16700Schasinglulu int ret = -1; \ 46*91f16700Schasinglulu if (plat_mt_pm != NULL && plat_mt_pm->_name != NULL) { \ 47*91f16700Schasinglulu ret = plat_mt_pm->_name(_cpu, _state); \ 48*91f16700Schasinglulu } \ 49*91f16700Schasinglulu ret; }) 50*91f16700Schasinglulu 51*91f16700Schasinglulu #define plat_mt_pm_invoke_no_check(_name, _cpu, _state) ({ \ 52*91f16700Schasinglulu if (plat_mt_pm != NULL && plat_mt_pm->_name != NULL) { \ 53*91f16700Schasinglulu (void) plat_mt_pm->_name(_cpu, _state); \ 54*91f16700Schasinglulu } \ 55*91f16700Schasinglulu }) 56*91f16700Schasinglulu 57*91f16700Schasinglulu /* 58*91f16700Schasinglulu * Common MTK_platform operations to power on/off a 59*91f16700Schasinglulu * CPU in response to a CPU_ON, CPU_OFF or CPU_SUSPEND request. 60*91f16700Schasinglulu */ 61*91f16700Schasinglulu 62*91f16700Schasinglulu static void plat_cpu_pwrdwn_common(unsigned int cpu, 63*91f16700Schasinglulu const psci_power_state_t *state, unsigned int req_pstate) 64*91f16700Schasinglulu { 65*91f16700Schasinglulu assert(cpu == plat_my_core_pos()); 66*91f16700Schasinglulu 67*91f16700Schasinglulu plat_mt_pm_invoke_no_check(pwr_cpu_dwn, cpu, state); 68*91f16700Schasinglulu 69*91f16700Schasinglulu if ((psci_get_pstate_pwrlvl(req_pstate) >= MTK_AFFLVL_CLUSTER) || 70*91f16700Schasinglulu (req_pstate == 0U)) { /* hotplug off */ 71*91f16700Schasinglulu coordinate_cluster_pwroff(); 72*91f16700Schasinglulu } 73*91f16700Schasinglulu 74*91f16700Schasinglulu /* Prevent interrupts from spuriously waking up this CPU */ 75*91f16700Schasinglulu mt_gic_rdistif_save(); 76*91f16700Schasinglulu gicv3_cpuif_disable(cpu); 77*91f16700Schasinglulu gicv3_rdistif_off(cpu); 78*91f16700Schasinglulu /* PTP3 config */ 79*91f16700Schasinglulu ptp3_deinit(cpu); 80*91f16700Schasinglulu } 81*91f16700Schasinglulu 82*91f16700Schasinglulu static void plat_cpu_pwron_common(unsigned int cpu, 83*91f16700Schasinglulu const psci_power_state_t *state, unsigned int req_pstate) 84*91f16700Schasinglulu { 85*91f16700Schasinglulu assert(cpu == plat_my_core_pos()); 86*91f16700Schasinglulu 87*91f16700Schasinglulu plat_mt_pm_invoke_no_check(pwr_cpu_on, cpu, state); 88*91f16700Schasinglulu 89*91f16700Schasinglulu coordinate_cluster_pwron(); 90*91f16700Schasinglulu 91*91f16700Schasinglulu /* 92*91f16700Schasinglulu * If mcusys does power down before then restore 93*91f16700Schasinglulu * all CPUs' GIC Redistributors 94*91f16700Schasinglulu */ 95*91f16700Schasinglulu if (IS_MCUSYS_OFF_STATE(state)) { 96*91f16700Schasinglulu mt_gic_rdistif_restore_all(); 97*91f16700Schasinglulu } else { 98*91f16700Schasinglulu gicv3_rdistif_on(cpu); 99*91f16700Schasinglulu gicv3_cpuif_enable(cpu); 100*91f16700Schasinglulu mt_gic_rdistif_init(); 101*91f16700Schasinglulu mt_gic_rdistif_restore(); 102*91f16700Schasinglulu } 103*91f16700Schasinglulu 104*91f16700Schasinglulu /* PTP3 config */ 105*91f16700Schasinglulu ptp3_init(cpu); 106*91f16700Schasinglulu } 107*91f16700Schasinglulu 108*91f16700Schasinglulu /* 109*91f16700Schasinglulu * Common MTK_platform operations to power on/off a 110*91f16700Schasinglulu * cluster in response to a CPU_ON, CPU_OFF or CPU_SUSPEND request. 111*91f16700Schasinglulu */ 112*91f16700Schasinglulu 113*91f16700Schasinglulu static void plat_cluster_pwrdwn_common(unsigned int cpu, 114*91f16700Schasinglulu const psci_power_state_t *state, unsigned int req_pstate) 115*91f16700Schasinglulu { 116*91f16700Schasinglulu assert(cpu == plat_my_core_pos()); 117*91f16700Schasinglulu 118*91f16700Schasinglulu if (plat_mt_pm_invoke(pwr_cluster_dwn, cpu, state) != 0) { 119*91f16700Schasinglulu coordinate_cluster_pwron(); 120*91f16700Schasinglulu 121*91f16700Schasinglulu /* TODO: return on fail. 122*91f16700Schasinglulu * Add a 'return' here before adding any code following 123*91f16700Schasinglulu * the if-block. 124*91f16700Schasinglulu */ 125*91f16700Schasinglulu } 126*91f16700Schasinglulu } 127*91f16700Schasinglulu 128*91f16700Schasinglulu static void plat_cluster_pwron_common(unsigned int cpu, 129*91f16700Schasinglulu const psci_power_state_t *state, unsigned int req_pstate) 130*91f16700Schasinglulu { 131*91f16700Schasinglulu assert(cpu == plat_my_core_pos()); 132*91f16700Schasinglulu 133*91f16700Schasinglulu if (plat_mt_pm_invoke(pwr_cluster_on, cpu, state) != 0) { 134*91f16700Schasinglulu /* TODO: return on fail. 135*91f16700Schasinglulu * Add a 'return' here before adding any code following 136*91f16700Schasinglulu * the if-block. 137*91f16700Schasinglulu */ 138*91f16700Schasinglulu } 139*91f16700Schasinglulu } 140*91f16700Schasinglulu 141*91f16700Schasinglulu /* 142*91f16700Schasinglulu * Common MTK_platform operations to power on/off a 143*91f16700Schasinglulu * mcusys in response to a CPU_ON, CPU_OFF or CPU_SUSPEND request. 144*91f16700Schasinglulu */ 145*91f16700Schasinglulu 146*91f16700Schasinglulu static void plat_mcusys_pwrdwn_common(unsigned int cpu, 147*91f16700Schasinglulu const psci_power_state_t *state, unsigned int req_pstate) 148*91f16700Schasinglulu { 149*91f16700Schasinglulu assert(cpu == plat_my_core_pos()); 150*91f16700Schasinglulu 151*91f16700Schasinglulu if (plat_mt_pm_invoke(pwr_mcusys_dwn, cpu, state) != 0) { 152*91f16700Schasinglulu return; /* return on fail */ 153*91f16700Schasinglulu } 154*91f16700Schasinglulu 155*91f16700Schasinglulu mt_gic_distif_save(); 156*91f16700Schasinglulu gic_sgi_save_all(); 157*91f16700Schasinglulu } 158*91f16700Schasinglulu 159*91f16700Schasinglulu static void plat_mcusys_pwron_common(unsigned int cpu, 160*91f16700Schasinglulu const psci_power_state_t *state, unsigned int req_pstate) 161*91f16700Schasinglulu { 162*91f16700Schasinglulu assert(cpu == plat_my_core_pos()); 163*91f16700Schasinglulu 164*91f16700Schasinglulu if (plat_mt_pm_invoke(pwr_mcusys_on, cpu, state) != 0) { 165*91f16700Schasinglulu return; /* return on fail */ 166*91f16700Schasinglulu } 167*91f16700Schasinglulu 168*91f16700Schasinglulu mt_gic_init(); 169*91f16700Schasinglulu mt_gic_distif_restore(); 170*91f16700Schasinglulu gic_sgi_restore_all(); 171*91f16700Schasinglulu 172*91f16700Schasinglulu dfd_resume(); 173*91f16700Schasinglulu 174*91f16700Schasinglulu plat_mt_pm_invoke_no_check(pwr_mcusys_on_finished, cpu, state); 175*91f16700Schasinglulu } 176*91f16700Schasinglulu 177*91f16700Schasinglulu /* 178*91f16700Schasinglulu * plat_psci_ops implementation 179*91f16700Schasinglulu */ 180*91f16700Schasinglulu 181*91f16700Schasinglulu static void plat_cpu_standby(plat_local_state_t cpu_state) 182*91f16700Schasinglulu { 183*91f16700Schasinglulu uint64_t scr; 184*91f16700Schasinglulu 185*91f16700Schasinglulu scr = read_scr_el3(); 186*91f16700Schasinglulu write_scr_el3(scr | SCR_IRQ_BIT | SCR_FIQ_BIT); 187*91f16700Schasinglulu 188*91f16700Schasinglulu isb(); 189*91f16700Schasinglulu dsb(); 190*91f16700Schasinglulu wfi(); 191*91f16700Schasinglulu 192*91f16700Schasinglulu write_scr_el3(scr); 193*91f16700Schasinglulu } 194*91f16700Schasinglulu 195*91f16700Schasinglulu static int plat_power_domain_on(u_register_t mpidr) 196*91f16700Schasinglulu { 197*91f16700Schasinglulu unsigned int cpu = (unsigned int)plat_core_pos_by_mpidr(mpidr); 198*91f16700Schasinglulu unsigned int cluster = 0U; 199*91f16700Schasinglulu 200*91f16700Schasinglulu if (cpu >= PLATFORM_CORE_COUNT) { 201*91f16700Schasinglulu return PSCI_E_INVALID_PARAMS; 202*91f16700Schasinglulu } 203*91f16700Schasinglulu 204*91f16700Schasinglulu if (!spm_get_cluster_powerstate(cluster)) { 205*91f16700Schasinglulu spm_poweron_cluster(cluster); 206*91f16700Schasinglulu } 207*91f16700Schasinglulu 208*91f16700Schasinglulu /* init CPU reset arch as AARCH64 */ 209*91f16700Schasinglulu mcucfg_init_archstate(cluster, cpu, true); 210*91f16700Schasinglulu mcucfg_set_bootaddr(cluster, cpu, secure_entrypoint); 211*91f16700Schasinglulu spm_poweron_cpu(cluster, cpu); 212*91f16700Schasinglulu 213*91f16700Schasinglulu return PSCI_E_SUCCESS; 214*91f16700Schasinglulu } 215*91f16700Schasinglulu 216*91f16700Schasinglulu static void plat_power_domain_on_finish(const psci_power_state_t *state) 217*91f16700Schasinglulu { 218*91f16700Schasinglulu unsigned long mpidr = read_mpidr_el1(); 219*91f16700Schasinglulu unsigned int cpu = (unsigned int)plat_core_pos_by_mpidr(mpidr); 220*91f16700Schasinglulu 221*91f16700Schasinglulu assert(cpu < PLATFORM_CORE_COUNT); 222*91f16700Schasinglulu 223*91f16700Schasinglulu /* Allow IRQs to wakeup this core in IDLE flow */ 224*91f16700Schasinglulu mcucfg_enable_gic_wakeup(0U, cpu); 225*91f16700Schasinglulu 226*91f16700Schasinglulu if (IS_CLUSTER_OFF_STATE(state)) { 227*91f16700Schasinglulu plat_cluster_pwron_common(cpu, state, 0U); 228*91f16700Schasinglulu } 229*91f16700Schasinglulu 230*91f16700Schasinglulu plat_cpu_pwron_common(cpu, state, 0U); 231*91f16700Schasinglulu } 232*91f16700Schasinglulu 233*91f16700Schasinglulu static void plat_power_domain_off(const psci_power_state_t *state) 234*91f16700Schasinglulu { 235*91f16700Schasinglulu unsigned long mpidr = read_mpidr_el1(); 236*91f16700Schasinglulu unsigned int cpu = (unsigned int)plat_core_pos_by_mpidr(mpidr); 237*91f16700Schasinglulu 238*91f16700Schasinglulu assert(cpu < PLATFORM_CORE_COUNT); 239*91f16700Schasinglulu 240*91f16700Schasinglulu plat_cpu_pwrdwn_common(cpu, state, 0U); 241*91f16700Schasinglulu spm_poweroff_cpu(0U, cpu); 242*91f16700Schasinglulu 243*91f16700Schasinglulu /* prevent unintended IRQs from waking up the hot-unplugged core */ 244*91f16700Schasinglulu mcucfg_disable_gic_wakeup(0U, cpu); 245*91f16700Schasinglulu 246*91f16700Schasinglulu if (IS_CLUSTER_OFF_STATE(state)) { 247*91f16700Schasinglulu plat_cluster_pwrdwn_common(cpu, state, 0U); 248*91f16700Schasinglulu } 249*91f16700Schasinglulu } 250*91f16700Schasinglulu 251*91f16700Schasinglulu static void plat_power_domain_suspend(const psci_power_state_t *state) 252*91f16700Schasinglulu { 253*91f16700Schasinglulu unsigned int cpu = plat_my_core_pos(); 254*91f16700Schasinglulu 255*91f16700Schasinglulu assert(cpu < PLATFORM_CORE_COUNT); 256*91f16700Schasinglulu 257*91f16700Schasinglulu plat_mt_pm_invoke_no_check(pwr_prompt, cpu, state); 258*91f16700Schasinglulu 259*91f16700Schasinglulu /* Perform the common CPU specific operations */ 260*91f16700Schasinglulu plat_cpu_pwrdwn_common(cpu, state, plat_power_state[cpu]); 261*91f16700Schasinglulu 262*91f16700Schasinglulu if (IS_CLUSTER_OFF_STATE(state)) { 263*91f16700Schasinglulu /* Perform the common cluster specific operations */ 264*91f16700Schasinglulu plat_cluster_pwrdwn_common(cpu, state, plat_power_state[cpu]); 265*91f16700Schasinglulu } 266*91f16700Schasinglulu 267*91f16700Schasinglulu if (IS_MCUSYS_OFF_STATE(state)) { 268*91f16700Schasinglulu /* Perform the common mcusys specific operations */ 269*91f16700Schasinglulu plat_mcusys_pwrdwn_common(cpu, state, plat_power_state[cpu]); 270*91f16700Schasinglulu } 271*91f16700Schasinglulu } 272*91f16700Schasinglulu 273*91f16700Schasinglulu static void plat_power_domain_suspend_finish(const psci_power_state_t *state) 274*91f16700Schasinglulu { 275*91f16700Schasinglulu unsigned int cpu = plat_my_core_pos(); 276*91f16700Schasinglulu 277*91f16700Schasinglulu assert(cpu < PLATFORM_CORE_COUNT); 278*91f16700Schasinglulu 279*91f16700Schasinglulu if (IS_MCUSYS_OFF_STATE(state)) { 280*91f16700Schasinglulu /* Perform the common mcusys specific operations */ 281*91f16700Schasinglulu plat_mcusys_pwron_common(cpu, state, plat_power_state[cpu]); 282*91f16700Schasinglulu } 283*91f16700Schasinglulu 284*91f16700Schasinglulu if (IS_CLUSTER_OFF_STATE(state)) { 285*91f16700Schasinglulu /* Perform the common cluster specific operations */ 286*91f16700Schasinglulu plat_cluster_pwron_common(cpu, state, plat_power_state[cpu]); 287*91f16700Schasinglulu } 288*91f16700Schasinglulu 289*91f16700Schasinglulu /* Perform the common CPU specific operations */ 290*91f16700Schasinglulu plat_cpu_pwron_common(cpu, state, plat_power_state[cpu]); 291*91f16700Schasinglulu 292*91f16700Schasinglulu plat_mt_pm_invoke_no_check(pwr_reflect, cpu, state); 293*91f16700Schasinglulu } 294*91f16700Schasinglulu 295*91f16700Schasinglulu static int plat_validate_power_state(unsigned int power_state, 296*91f16700Schasinglulu psci_power_state_t *req_state) 297*91f16700Schasinglulu { 298*91f16700Schasinglulu unsigned int pstate = psci_get_pstate_type(power_state); 299*91f16700Schasinglulu unsigned int aff_lvl = psci_get_pstate_pwrlvl(power_state); 300*91f16700Schasinglulu unsigned int cpu = plat_my_core_pos(); 301*91f16700Schasinglulu 302*91f16700Schasinglulu if (pstate == PSTATE_TYPE_STANDBY) { 303*91f16700Schasinglulu req_state->pwr_domain_state[0] = PLAT_MAX_RET_STATE; 304*91f16700Schasinglulu } else { 305*91f16700Schasinglulu unsigned int i; 306*91f16700Schasinglulu unsigned int pstate_id = psci_get_pstate_id(power_state); 307*91f16700Schasinglulu plat_local_state_t s = MTK_LOCAL_STATE_OFF; 308*91f16700Schasinglulu 309*91f16700Schasinglulu /* Use pstate_id to be power domain state */ 310*91f16700Schasinglulu if (pstate_id > s) { 311*91f16700Schasinglulu s = (plat_local_state_t)pstate_id; 312*91f16700Schasinglulu } 313*91f16700Schasinglulu 314*91f16700Schasinglulu for (i = 0U; i <= aff_lvl; i++) { 315*91f16700Schasinglulu req_state->pwr_domain_state[i] = s; 316*91f16700Schasinglulu } 317*91f16700Schasinglulu } 318*91f16700Schasinglulu 319*91f16700Schasinglulu plat_power_state[cpu] = power_state; 320*91f16700Schasinglulu return PSCI_E_SUCCESS; 321*91f16700Schasinglulu } 322*91f16700Schasinglulu 323*91f16700Schasinglulu static void plat_get_sys_suspend_power_state(psci_power_state_t *req_state) 324*91f16700Schasinglulu { 325*91f16700Schasinglulu unsigned int lv; 326*91f16700Schasinglulu unsigned int cpu = plat_my_core_pos(); 327*91f16700Schasinglulu 328*91f16700Schasinglulu for (lv = PSCI_CPU_PWR_LVL; lv <= PLAT_MAX_PWR_LVL; lv++) { 329*91f16700Schasinglulu req_state->pwr_domain_state[lv] = PLAT_MAX_OFF_STATE; 330*91f16700Schasinglulu } 331*91f16700Schasinglulu 332*91f16700Schasinglulu plat_power_state[cpu] = 333*91f16700Schasinglulu psci_make_powerstate( 334*91f16700Schasinglulu MT_PLAT_PWR_STATE_SYSTEM_SUSPEND, 335*91f16700Schasinglulu PSTATE_TYPE_POWERDOWN, PLAT_MAX_PWR_LVL); 336*91f16700Schasinglulu 337*91f16700Schasinglulu flush_dcache_range((uintptr_t) 338*91f16700Schasinglulu &plat_power_state[cpu], 339*91f16700Schasinglulu sizeof(plat_power_state[cpu])); 340*91f16700Schasinglulu } 341*91f16700Schasinglulu 342*91f16700Schasinglulu static void __dead2 plat_mtk_system_off(void) 343*91f16700Schasinglulu { 344*91f16700Schasinglulu INFO("MTK System Off\n"); 345*91f16700Schasinglulu 346*91f16700Schasinglulu rtc_power_off_sequence(); 347*91f16700Schasinglulu pmic_power_off(); 348*91f16700Schasinglulu 349*91f16700Schasinglulu wfi(); 350*91f16700Schasinglulu ERROR("MTK System Off: operation not handled.\n"); 351*91f16700Schasinglulu panic(); 352*91f16700Schasinglulu } 353*91f16700Schasinglulu 354*91f16700Schasinglulu static void __dead2 plat_mtk_system_reset(void) 355*91f16700Schasinglulu { 356*91f16700Schasinglulu struct bl_aux_gpio_info *gpio_reset = plat_get_mtk_gpio_reset(); 357*91f16700Schasinglulu 358*91f16700Schasinglulu INFO("MTK System Reset\n"); 359*91f16700Schasinglulu 360*91f16700Schasinglulu gpio_set_value(gpio_reset->index, gpio_reset->polarity); 361*91f16700Schasinglulu 362*91f16700Schasinglulu wfi(); 363*91f16700Schasinglulu ERROR("MTK System Reset: operation not handled.\n"); 364*91f16700Schasinglulu panic(); 365*91f16700Schasinglulu } 366*91f16700Schasinglulu 367*91f16700Schasinglulu static const plat_psci_ops_t plat_psci_ops = { 368*91f16700Schasinglulu .system_reset = plat_mtk_system_reset, 369*91f16700Schasinglulu .cpu_standby = plat_cpu_standby, 370*91f16700Schasinglulu .pwr_domain_on = plat_power_domain_on, 371*91f16700Schasinglulu .pwr_domain_on_finish = plat_power_domain_on_finish, 372*91f16700Schasinglulu .pwr_domain_off = plat_power_domain_off, 373*91f16700Schasinglulu .pwr_domain_suspend = plat_power_domain_suspend, 374*91f16700Schasinglulu .pwr_domain_suspend_finish = plat_power_domain_suspend_finish, 375*91f16700Schasinglulu .system_off = plat_mtk_system_off, 376*91f16700Schasinglulu .validate_power_state = plat_validate_power_state, 377*91f16700Schasinglulu .get_sys_suspend_power_state = plat_get_sys_suspend_power_state 378*91f16700Schasinglulu }; 379*91f16700Schasinglulu 380*91f16700Schasinglulu int plat_setup_psci_ops(uintptr_t sec_entrypoint, 381*91f16700Schasinglulu const plat_psci_ops_t **psci_ops) 382*91f16700Schasinglulu { 383*91f16700Schasinglulu *psci_ops = &plat_psci_ops; 384*91f16700Schasinglulu secure_entrypoint = sec_entrypoint; 385*91f16700Schasinglulu 386*91f16700Schasinglulu /* 387*91f16700Schasinglulu * init the warm reset config for boot CPU 388*91f16700Schasinglulu * reset arch as AARCH64 389*91f16700Schasinglulu * reset addr as function bl31_warm_entrypoint() 390*91f16700Schasinglulu */ 391*91f16700Schasinglulu mcucfg_init_archstate(0U, 0U, true); 392*91f16700Schasinglulu mcucfg_set_bootaddr(0U, 0U, secure_entrypoint); 393*91f16700Schasinglulu 394*91f16700Schasinglulu spmc_init(); 395*91f16700Schasinglulu plat_mt_pm = mt_plat_cpu_pm_init(); 396*91f16700Schasinglulu 397*91f16700Schasinglulu return 0; 398*91f16700Schasinglulu } 399