xref: /arm-trusted-firmware/plat/mediatek/mt8192/include/platform_def.h (revision 91f16700b400a8c0651d24a598fc48ee2997a0d7)
1*91f16700Schasinglulu /*
2*91f16700Schasinglulu  * Copyright (c) 2020, ARM Limited and Contributors. All rights reserved.
3*91f16700Schasinglulu  *
4*91f16700Schasinglulu  * SPDX-License-Identifier: BSD-3-Clause
5*91f16700Schasinglulu  */
6*91f16700Schasinglulu 
7*91f16700Schasinglulu #ifndef PLATFORM_DEF_H
8*91f16700Schasinglulu #define PLATFORM_DEF_H
9*91f16700Schasinglulu 
10*91f16700Schasinglulu 
11*91f16700Schasinglulu #define PLAT_PRIMARY_CPU   0x0
12*91f16700Schasinglulu 
13*91f16700Schasinglulu #define MT_GIC_BASE        0x0c000000
14*91f16700Schasinglulu #define PLAT_MT_CCI_BASE   0x0c500000
15*91f16700Schasinglulu #define MCUCFG_BASE        0x0c530000
16*91f16700Schasinglulu 
17*91f16700Schasinglulu #define IO_PHYS            0x10000000
18*91f16700Schasinglulu 
19*91f16700Schasinglulu /* Aggregate of all devices for MMU mapping */
20*91f16700Schasinglulu #define MTK_DEV_RNG0_BASE    IO_PHYS
21*91f16700Schasinglulu #define MTK_DEV_RNG0_SIZE    0x10000000
22*91f16700Schasinglulu #define MTK_DEV_RNG1_BASE    (IO_PHYS + 0x10000000)
23*91f16700Schasinglulu #define MTK_DEV_RNG1_SIZE    0x10000000
24*91f16700Schasinglulu #define MTK_DEV_RNG2_BASE    0x0c000000
25*91f16700Schasinglulu #define MTK_DEV_RNG2_SIZE    0x600000
26*91f16700Schasinglulu #define MTK_MCDI_SRAM_BASE      0x11B000
27*91f16700Schasinglulu #define MTK_MCDI_SRAM_MAP_SIZE  0x1000
28*91f16700Schasinglulu 
29*91f16700Schasinglulu #define APUSYS_BASE                   0x19000000
30*91f16700Schasinglulu #define APUSYS_SCTRL_REVISER_BASE     0x19021000
31*91f16700Schasinglulu #define APUSYS_SCTRL_REVISER_SIZE     0x1000
32*91f16700Schasinglulu #define APUSYS_APU_S_S_4_BASE         0x190F2000
33*91f16700Schasinglulu #define APUSYS_APU_S_S_4_SIZE         0x1000
34*91f16700Schasinglulu #define APUSYS_APC_AO_WRAPPER_BASE    0x190F8000
35*91f16700Schasinglulu #define APUSYS_APC_AO_WRAPPER_SIZE    0x1000
36*91f16700Schasinglulu #define APUSYS_NOC_DAPC_AO_BASE       0x190FC000
37*91f16700Schasinglulu #define APUSYS_NOC_DAPC_AO_SIZE       0x1000
38*91f16700Schasinglulu 
39*91f16700Schasinglulu #define TOPCKGEN_BASE            (IO_PHYS + 0x00000000)
40*91f16700Schasinglulu #define INFRACFG_AO_BASE         (IO_PHYS + 0x00001000)
41*91f16700Schasinglulu #define GPIO_BASE                (IO_PHYS + 0x00005000)
42*91f16700Schasinglulu #define SPM_BASE                 (IO_PHYS + 0x00006000)
43*91f16700Schasinglulu #define APMIXEDSYS               (IO_PHYS + 0x0000C000)
44*91f16700Schasinglulu #define DVFSRC_BASE              (IO_PHYS + 0x00012000)
45*91f16700Schasinglulu #define PMIC_WRAP_BASE           (IO_PHYS + 0x00026000)
46*91f16700Schasinglulu #define DEVAPC_INFRA_AO_BASE     (IO_PHYS + 0x00030000)
47*91f16700Schasinglulu #define DEVAPC_PERI_AO_BASE      (IO_PHYS + 0x00034000)
48*91f16700Schasinglulu #define DEVAPC_PERI_AO2_BASE     (IO_PHYS + 0x00038000)
49*91f16700Schasinglulu #define DEVAPC_PERI_PAR_AO_BASE  (IO_PHYS + 0x0003C000)
50*91f16700Schasinglulu #define EMI_BASE                 (IO_PHYS + 0x00219000)
51*91f16700Schasinglulu #define EMI_MPU_BASE             (IO_PHYS + 0x00226000)
52*91f16700Schasinglulu #define SSPM_MBOX_BASE           (IO_PHYS + 0x00480000)
53*91f16700Schasinglulu #define IOCFG_RM_BASE            (IO_PHYS + 0x01C20000)
54*91f16700Schasinglulu #define IOCFG_BM_BASE            (IO_PHYS + 0x01D10000)
55*91f16700Schasinglulu #define IOCFG_BL_BASE            (IO_PHYS + 0x01D30000)
56*91f16700Schasinglulu #define IOCFG_BR_BASE            (IO_PHYS + 0x01D40000)
57*91f16700Schasinglulu #define IOCFG_LM_BASE            (IO_PHYS + 0x01E20000)
58*91f16700Schasinglulu #define IOCFG_LB_BASE            (IO_PHYS + 0x01E70000)
59*91f16700Schasinglulu #define IOCFG_RT_BASE            (IO_PHYS + 0x01EA0000)
60*91f16700Schasinglulu #define IOCFG_LT_BASE            (IO_PHYS + 0x01F20000)
61*91f16700Schasinglulu #define IOCFG_TL_BASE            (IO_PHYS + 0x01F30000)
62*91f16700Schasinglulu #define MMSYS_BASE               (IO_PHYS + 0x04000000)
63*91f16700Schasinglulu /*******************************************************************************
64*91f16700Schasinglulu  * UART related constants
65*91f16700Schasinglulu  ******************************************************************************/
66*91f16700Schasinglulu #define UART0_BASE    (IO_PHYS + 0x01002000)
67*91f16700Schasinglulu #define UART1_BASE    (IO_PHYS + 0x01003000)
68*91f16700Schasinglulu 
69*91f16700Schasinglulu #define UART_BAUDRATE 115200
70*91f16700Schasinglulu 
71*91f16700Schasinglulu /*******************************************************************************
72*91f16700Schasinglulu  * System counter frequency related constants
73*91f16700Schasinglulu  ******************************************************************************/
74*91f16700Schasinglulu #define SYS_COUNTER_FREQ_IN_TICKS    13000000
75*91f16700Schasinglulu #define SYS_COUNTER_FREQ_IN_MHZ      13
76*91f16700Schasinglulu 
77*91f16700Schasinglulu /*******************************************************************************
78*91f16700Schasinglulu  * GIC-600 & interrupt handling related constants
79*91f16700Schasinglulu  ******************************************************************************/
80*91f16700Schasinglulu 
81*91f16700Schasinglulu /* Base MTK_platform compatible GIC memory map */
82*91f16700Schasinglulu #define BASE_GICD_BASE        MT_GIC_BASE
83*91f16700Schasinglulu #define MT_GIC_RDIST_BASE     (MT_GIC_BASE + 0x40000)
84*91f16700Schasinglulu 
85*91f16700Schasinglulu #define SYS_CIRQ_BASE         (IO_PHYS + 0x204000)
86*91f16700Schasinglulu #define CIRQ_REG_NUM          14
87*91f16700Schasinglulu #define CIRQ_IRQ_NUM          439
88*91f16700Schasinglulu #define CIRQ_SPI_START        64
89*91f16700Schasinglulu #define MD_WDT_IRQ_BIT_ID     110
90*91f16700Schasinglulu 
91*91f16700Schasinglulu /*******************************************************************************
92*91f16700Schasinglulu  * Platform binary types for linking
93*91f16700Schasinglulu  ******************************************************************************/
94*91f16700Schasinglulu #define PLATFORM_LINKER_FORMAT      "elf64-littleaarch64"
95*91f16700Schasinglulu #define PLATFORM_LINKER_ARCH        aarch64
96*91f16700Schasinglulu 
97*91f16700Schasinglulu /*******************************************************************************
98*91f16700Schasinglulu  * Generic platform constants
99*91f16700Schasinglulu  ******************************************************************************/
100*91f16700Schasinglulu #define PLATFORM_STACK_SIZE    0x800
101*91f16700Schasinglulu 
102*91f16700Schasinglulu #define PLAT_MAX_PWR_LVL        U(3)
103*91f16700Schasinglulu #define PLAT_MAX_RET_STATE      U(1)
104*91f16700Schasinglulu #define PLAT_MAX_OFF_STATE      U(9)
105*91f16700Schasinglulu 
106*91f16700Schasinglulu #define PLATFORM_SYSTEM_COUNT           U(1)
107*91f16700Schasinglulu #define PLATFORM_MCUSYS_COUNT           U(1)
108*91f16700Schasinglulu #define PLATFORM_CLUSTER_COUNT          U(1)
109*91f16700Schasinglulu #define PLATFORM_CLUSTER0_CORE_COUNT    U(8)
110*91f16700Schasinglulu #define PLATFORM_CORE_COUNT             (PLATFORM_CLUSTER0_CORE_COUNT)
111*91f16700Schasinglulu #define PLATFORM_MAX_CPUS_PER_CLUSTER   U(8)
112*91f16700Schasinglulu 
113*91f16700Schasinglulu #define SOC_CHIP_ID			U(0x8192)
114*91f16700Schasinglulu 
115*91f16700Schasinglulu /*******************************************************************************
116*91f16700Schasinglulu  * Platform memory map related constants
117*91f16700Schasinglulu  ******************************************************************************/
118*91f16700Schasinglulu #define TZRAM_BASE          0x54600000
119*91f16700Schasinglulu #define TZRAM_SIZE          0x00030000
120*91f16700Schasinglulu 
121*91f16700Schasinglulu /*******************************************************************************
122*91f16700Schasinglulu  * BL31 specific defines.
123*91f16700Schasinglulu  ******************************************************************************/
124*91f16700Schasinglulu /*
125*91f16700Schasinglulu  * Put BL31 at the top of the Trusted SRAM (just below the shared memory, if
126*91f16700Schasinglulu  * present). BL31_BASE is calculated using the current BL31 debug size plus a
127*91f16700Schasinglulu  * little space for growth.
128*91f16700Schasinglulu  */
129*91f16700Schasinglulu #define BL31_BASE       (TZRAM_BASE + 0x1000)
130*91f16700Schasinglulu #define BL31_LIMIT      (TZRAM_BASE + TZRAM_SIZE)
131*91f16700Schasinglulu 
132*91f16700Schasinglulu /*******************************************************************************
133*91f16700Schasinglulu  * Platform specific page table and MMU setup constants
134*91f16700Schasinglulu  ******************************************************************************/
135*91f16700Schasinglulu #define PLAT_PHY_ADDR_SPACE_SIZE    (1ULL << 32)
136*91f16700Schasinglulu #define PLAT_VIRT_ADDR_SPACE_SIZE   (1ULL << 32)
137*91f16700Schasinglulu #define MAX_XLAT_TABLES             16
138*91f16700Schasinglulu #define MAX_MMAP_REGIONS            16
139*91f16700Schasinglulu 
140*91f16700Schasinglulu /*******************************************************************************
141*91f16700Schasinglulu  * Declarations and constants to access the mailboxes safely. Each mailbox is
142*91f16700Schasinglulu  * aligned on the biggest cache line size in the platform. This is known only
143*91f16700Schasinglulu  * to the platform as it might have a combination of integrated and external
144*91f16700Schasinglulu  * caches. Such alignment ensures that two maiboxes do not sit on the same cache
145*91f16700Schasinglulu  * line at any cache level. They could belong to different cpus/clusters &
146*91f16700Schasinglulu  * get written while being protected by different locks causing corruption of
147*91f16700Schasinglulu  * a valid mailbox address.
148*91f16700Schasinglulu  ******************************************************************************/
149*91f16700Schasinglulu #define CACHE_WRITEBACK_SHIFT    6
150*91f16700Schasinglulu #define CACHE_WRITEBACK_GRANULE  (1 << CACHE_WRITEBACK_SHIFT)
151*91f16700Schasinglulu #endif /* PLATFORM_DEF_H */
152