xref: /arm-trusted-firmware/plat/mediatek/mt8192/drivers/spm/mt_spm_suspend.c (revision 91f16700b400a8c0651d24a598fc48ee2997a0d7)
1*91f16700Schasinglulu /*
2*91f16700Schasinglulu  * Copyright (c) 2020, MediaTek Inc. All rights reserved.
3*91f16700Schasinglulu  *
4*91f16700Schasinglulu  * SPDX-License-Identifier: BSD-3-Clause
5*91f16700Schasinglulu  */
6*91f16700Schasinglulu 
7*91f16700Schasinglulu #include <common/debug.h>
8*91f16700Schasinglulu #include <lib/mmio.h>
9*91f16700Schasinglulu #include <mt_spm.h>
10*91f16700Schasinglulu #include <mt_spm_conservation.h>
11*91f16700Schasinglulu #include <mt_spm_internal.h>
12*91f16700Schasinglulu #include <mt_spm_rc_internal.h>
13*91f16700Schasinglulu #include <mt_spm_reg.h>
14*91f16700Schasinglulu #include <mt_spm_resource_req.h>
15*91f16700Schasinglulu #include <mt_spm_suspend.h>
16*91f16700Schasinglulu #include <plat_pm.h>
17*91f16700Schasinglulu #include <uart.h>
18*91f16700Schasinglulu 
19*91f16700Schasinglulu #define SPM_SUSPEND_SLEEP_PCM_FLAG		\
20*91f16700Schasinglulu 	(SPM_FLAG_DISABLE_INFRA_PDN |		\
21*91f16700Schasinglulu 	 SPM_FLAG_DISABLE_VCORE_DVS |		\
22*91f16700Schasinglulu 	 SPM_FLAG_DISABLE_VCORE_DFS |		\
23*91f16700Schasinglulu 	 SPM_FLAG_KEEP_CSYSPWRACK_HIGH |	\
24*91f16700Schasinglulu 	 SPM_FLAG_USE_SRCCLKENO2 |		\
25*91f16700Schasinglulu 	 SPM_FLAG_ENABLE_MD_MUMTAS |		\
26*91f16700Schasinglulu 	 SPM_FLAG_SRAM_SLEEP_CTRL)
27*91f16700Schasinglulu 
28*91f16700Schasinglulu #define SPM_SUSPEND_SLEEP_PCM_FLAG1		\
29*91f16700Schasinglulu 	(SPM_FLAG1_DISABLE_MD26M_CK_OFF)
30*91f16700Schasinglulu 
31*91f16700Schasinglulu #define SPM_SUSPEND_PCM_FLAG			\
32*91f16700Schasinglulu 	(SPM_FLAG_DISABLE_VCORE_DVS |		\
33*91f16700Schasinglulu 	 SPM_FLAG_DISABLE_VCORE_DFS |		\
34*91f16700Schasinglulu 	 SPM_FLAG_ENABLE_TIA_WORKAROUND |	\
35*91f16700Schasinglulu 	 SPM_FLAG_ENABLE_MD_MUMTAS |		\
36*91f16700Schasinglulu 	 SPM_FLAG_SRAM_SLEEP_CTRL)
37*91f16700Schasinglulu 
38*91f16700Schasinglulu #define SPM_SUSPEND_PCM_FLAG1			\
39*91f16700Schasinglulu 	(SPM_FLAG1_DISABLE_MD26M_CK_OFF)
40*91f16700Schasinglulu 
41*91f16700Schasinglulu #define __WAKE_SRC_FOR_SUSPEND_COMMON__		\
42*91f16700Schasinglulu 	(R12_PCM_TIMER |			\
43*91f16700Schasinglulu 	 R12_KP_IRQ_B |				\
44*91f16700Schasinglulu 	 R12_APWDT_EVENT_B |			\
45*91f16700Schasinglulu 	 R12_APXGPT1_EVENT_B |			\
46*91f16700Schasinglulu 	 R12_CONN2AP_SPM_WAKEUP_B |		\
47*91f16700Schasinglulu 	 R12_EINT_EVENT_B |			\
48*91f16700Schasinglulu 	 R12_CONN_WDT_IRQ_B |			\
49*91f16700Schasinglulu 	 R12_CCIF0_EVENT_B |			\
50*91f16700Schasinglulu 	 R12_SSPM2SPM_WAKEUP_B |		\
51*91f16700Schasinglulu 	 R12_SCP2SPM_WAKEUP_B |			\
52*91f16700Schasinglulu 	 R12_ADSP2SPM_WAKEUP_B |		\
53*91f16700Schasinglulu 	 R12_USBX_CDSC_B |			\
54*91f16700Schasinglulu 	 R12_USBX_POWERDWN_B |			\
55*91f16700Schasinglulu 	 R12_SYS_TIMER_EVENT_B |		\
56*91f16700Schasinglulu 	 R12_EINT_EVENT_SECURE_B |		\
57*91f16700Schasinglulu 	 R12_CCIF1_EVENT_B |			\
58*91f16700Schasinglulu 	 R12_SYS_CIRQ_IRQ_B |			\
59*91f16700Schasinglulu 	 R12_MD2AP_PEER_EVENT_B |		\
60*91f16700Schasinglulu 	 R12_MD1_WDT_B |			\
61*91f16700Schasinglulu 	 R12_CLDMA_EVENT_B |			\
62*91f16700Schasinglulu 	 R12_REG_CPU_WAKEUP |			\
63*91f16700Schasinglulu 	 R12_APUSYS_WAKE_HOST_B |		\
64*91f16700Schasinglulu 	 R12_PCIE_BRIDGE_IRQ |			\
65*91f16700Schasinglulu 	 R12_PCIE_IRQ)
66*91f16700Schasinglulu 
67*91f16700Schasinglulu #if defined(CFG_MICROTRUST_TEE_SUPPORT)
68*91f16700Schasinglulu #define WAKE_SRC_FOR_SUSPEND (__WAKE_SRC_FOR_SUSPEND_COMMON__)
69*91f16700Schasinglulu #else
70*91f16700Schasinglulu #define WAKE_SRC_FOR_SUSPEND			\
71*91f16700Schasinglulu 	(__WAKE_SRC_FOR_SUSPEND_COMMON__ |	\
72*91f16700Schasinglulu 	 R12_SEJ_EVENT_B)
73*91f16700Schasinglulu #endif
74*91f16700Schasinglulu 
75*91f16700Schasinglulu static struct pwr_ctrl suspend_ctrl = {
76*91f16700Schasinglulu 	.wake_src = WAKE_SRC_FOR_SUSPEND,
77*91f16700Schasinglulu 	.pcm_flags = SPM_SUSPEND_PCM_FLAG | SPM_FLAG_DISABLE_INFRA_PDN,
78*91f16700Schasinglulu 	.pcm_flags1 = SPM_SUSPEND_PCM_FLAG1,
79*91f16700Schasinglulu 
80*91f16700Schasinglulu 	/* Auto-gen Start */
81*91f16700Schasinglulu 
82*91f16700Schasinglulu 	/* SPM_AP_STANDBY_CON */
83*91f16700Schasinglulu 	.reg_wfi_op = 0,
84*91f16700Schasinglulu 	.reg_wfi_type = 0,
85*91f16700Schasinglulu 	.reg_mp0_cputop_idle_mask = 0,
86*91f16700Schasinglulu 	.reg_mp1_cputop_idle_mask = 0,
87*91f16700Schasinglulu 	.reg_mcusys_idle_mask = 0,
88*91f16700Schasinglulu 	.reg_md_apsrc_1_sel = 0,
89*91f16700Schasinglulu 	.reg_md_apsrc_0_sel = 0,
90*91f16700Schasinglulu 	.reg_conn_apsrc_sel = 0,
91*91f16700Schasinglulu 
92*91f16700Schasinglulu 	/* SPM_SRC6_MASK */
93*91f16700Schasinglulu 	.reg_dpmaif_srcclkena_mask_b = 1,
94*91f16700Schasinglulu 	.reg_dpmaif_infra_req_mask_b = 1,
95*91f16700Schasinglulu 	.reg_dpmaif_apsrc_req_mask_b = 1,
96*91f16700Schasinglulu 	.reg_dpmaif_vrf18_req_mask_b = 1,
97*91f16700Schasinglulu 	.reg_dpmaif_ddr_en_mask_b    = 1,
98*91f16700Schasinglulu 
99*91f16700Schasinglulu 	/* SPM_SRC_REQ */
100*91f16700Schasinglulu 	.reg_spm_apsrc_req = 0,
101*91f16700Schasinglulu 	.reg_spm_f26m_req = 0,
102*91f16700Schasinglulu 	.reg_spm_infra_req = 0,
103*91f16700Schasinglulu 	.reg_spm_vrf18_req = 0,
104*91f16700Schasinglulu 	.reg_spm_ddr_en_req = 0,
105*91f16700Schasinglulu 	.reg_spm_dvfs_req = 0,
106*91f16700Schasinglulu 	.reg_spm_sw_mailbox_req = 0,
107*91f16700Schasinglulu 	.reg_spm_sspm_mailbox_req = 0,
108*91f16700Schasinglulu 	.reg_spm_adsp_mailbox_req = 0,
109*91f16700Schasinglulu 	.reg_spm_scp_mailbox_req = 0,
110*91f16700Schasinglulu 
111*91f16700Schasinglulu 	/* SPM_SRC_MASK */
112*91f16700Schasinglulu 	.reg_md_srcclkena_0_mask_b = 1,
113*91f16700Schasinglulu 	.reg_md_srcclkena2infra_req_0_mask_b = 0,
114*91f16700Schasinglulu 	.reg_md_apsrc2infra_req_0_mask_b = 1,
115*91f16700Schasinglulu 	.reg_md_apsrc_req_0_mask_b = 1,
116*91f16700Schasinglulu 	.reg_md_vrf18_req_0_mask_b = 1,
117*91f16700Schasinglulu 	.reg_md_ddr_en_0_mask_b = 1,
118*91f16700Schasinglulu 	.reg_md_srcclkena_1_mask_b = 0,
119*91f16700Schasinglulu 	.reg_md_srcclkena2infra_req_1_mask_b = 0,
120*91f16700Schasinglulu 	.reg_md_apsrc2infra_req_1_mask_b = 0,
121*91f16700Schasinglulu 	.reg_md_apsrc_req_1_mask_b = 0,
122*91f16700Schasinglulu 	.reg_md_vrf18_req_1_mask_b = 0,
123*91f16700Schasinglulu 	.reg_md_ddr_en_1_mask_b = 0,
124*91f16700Schasinglulu 	.reg_conn_srcclkena_mask_b = 1,
125*91f16700Schasinglulu 	.reg_conn_srcclkenb_mask_b = 0,
126*91f16700Schasinglulu 	.reg_conn_infra_req_mask_b = 1,
127*91f16700Schasinglulu 	.reg_conn_apsrc_req_mask_b = 1,
128*91f16700Schasinglulu 	.reg_conn_vrf18_req_mask_b = 1,
129*91f16700Schasinglulu 	.reg_conn_ddr_en_mask_b = 1,
130*91f16700Schasinglulu 	.reg_conn_vfe28_mask_b = 0,
131*91f16700Schasinglulu 	.reg_srcclkeni0_srcclkena_mask_b = 1,
132*91f16700Schasinglulu 	.reg_srcclkeni0_infra_req_mask_b = 1,
133*91f16700Schasinglulu 	.reg_srcclkeni1_srcclkena_mask_b = 0,
134*91f16700Schasinglulu 	.reg_srcclkeni1_infra_req_mask_b = 0,
135*91f16700Schasinglulu 	.reg_srcclkeni2_srcclkena_mask_b = 0,
136*91f16700Schasinglulu 	.reg_srcclkeni2_infra_req_mask_b = 0,
137*91f16700Schasinglulu 	.reg_infrasys_apsrc_req_mask_b = 0,
138*91f16700Schasinglulu 	.reg_infrasys_ddr_en_mask_b = 1,
139*91f16700Schasinglulu 	.reg_md32_srcclkena_mask_b = 1,
140*91f16700Schasinglulu 	.reg_md32_infra_req_mask_b = 1,
141*91f16700Schasinglulu 	.reg_md32_apsrc_req_mask_b = 1,
142*91f16700Schasinglulu 	.reg_md32_vrf18_req_mask_b = 1,
143*91f16700Schasinglulu 	.reg_md32_ddr_en_mask_b = 1,
144*91f16700Schasinglulu 
145*91f16700Schasinglulu 	/* SPM_SRC2_MASK */
146*91f16700Schasinglulu 	.reg_scp_srcclkena_mask_b = 1,
147*91f16700Schasinglulu 	.reg_scp_infra_req_mask_b = 1,
148*91f16700Schasinglulu 	.reg_scp_apsrc_req_mask_b = 1,
149*91f16700Schasinglulu 	.reg_scp_vrf18_req_mask_b = 1,
150*91f16700Schasinglulu 	.reg_scp_ddr_en_mask_b = 1,
151*91f16700Schasinglulu 	.reg_audio_dsp_srcclkena_mask_b = 1,
152*91f16700Schasinglulu 	.reg_audio_dsp_infra_req_mask_b = 1,
153*91f16700Schasinglulu 	.reg_audio_dsp_apsrc_req_mask_b = 1,
154*91f16700Schasinglulu 	.reg_audio_dsp_vrf18_req_mask_b = 1,
155*91f16700Schasinglulu 	.reg_audio_dsp_ddr_en_mask_b = 1,
156*91f16700Schasinglulu 	.reg_ufs_srcclkena_mask_b = 1,
157*91f16700Schasinglulu 	.reg_ufs_infra_req_mask_b = 1,
158*91f16700Schasinglulu 	.reg_ufs_apsrc_req_mask_b = 1,
159*91f16700Schasinglulu 	.reg_ufs_vrf18_req_mask_b = 1,
160*91f16700Schasinglulu 	.reg_ufs_ddr_en_mask_b = 1,
161*91f16700Schasinglulu 	.reg_disp0_apsrc_req_mask_b = 1,
162*91f16700Schasinglulu 	.reg_disp0_ddr_en_mask_b = 1,
163*91f16700Schasinglulu 	.reg_disp1_apsrc_req_mask_b = 1,
164*91f16700Schasinglulu 	.reg_disp1_ddr_en_mask_b = 1,
165*91f16700Schasinglulu 	.reg_gce_infra_req_mask_b = 1,
166*91f16700Schasinglulu 	.reg_gce_apsrc_req_mask_b = 1,
167*91f16700Schasinglulu 	.reg_gce_vrf18_req_mask_b = 1,
168*91f16700Schasinglulu 	.reg_gce_ddr_en_mask_b = 1,
169*91f16700Schasinglulu 	.reg_apu_srcclkena_mask_b = 1,
170*91f16700Schasinglulu 	.reg_apu_infra_req_mask_b = 1,
171*91f16700Schasinglulu 	.reg_apu_apsrc_req_mask_b = 1,
172*91f16700Schasinglulu 	.reg_apu_vrf18_req_mask_b = 1,
173*91f16700Schasinglulu 	.reg_apu_ddr_en_mask_b = 1,
174*91f16700Schasinglulu 	.reg_cg_check_srcclkena_mask_b = 0,
175*91f16700Schasinglulu 	.reg_cg_check_apsrc_req_mask_b = 0,
176*91f16700Schasinglulu 	.reg_cg_check_vrf18_req_mask_b = 0,
177*91f16700Schasinglulu 	.reg_cg_check_ddr_en_mask_b = 0,
178*91f16700Schasinglulu 
179*91f16700Schasinglulu 	/* SPM_SRC3_MASK */
180*91f16700Schasinglulu 	.reg_dvfsrc_event_trigger_mask_b = 1,
181*91f16700Schasinglulu 	.reg_sw2spm_int0_mask_b = 0,
182*91f16700Schasinglulu 	.reg_sw2spm_int1_mask_b = 0,
183*91f16700Schasinglulu 	.reg_sw2spm_int2_mask_b = 0,
184*91f16700Schasinglulu 	.reg_sw2spm_int3_mask_b = 0,
185*91f16700Schasinglulu 	.reg_sc_adsp2spm_wakeup_mask_b = 0,
186*91f16700Schasinglulu 	.reg_sc_sspm2spm_wakeup_mask_b = 0,
187*91f16700Schasinglulu 	.reg_sc_scp2spm_wakeup_mask_b = 0,
188*91f16700Schasinglulu 	.reg_csyspwrreq_mask = 1,
189*91f16700Schasinglulu 	.reg_spm_srcclkena_reserved_mask_b = 0,
190*91f16700Schasinglulu 	.reg_spm_infra_req_reserved_mask_b = 0,
191*91f16700Schasinglulu 	.reg_spm_apsrc_req_reserved_mask_b = 0,
192*91f16700Schasinglulu 	.reg_spm_vrf18_req_reserved_mask_b = 0,
193*91f16700Schasinglulu 	.reg_spm_ddr_en_reserved_mask_b = 0,
194*91f16700Schasinglulu 	.reg_mcupm_srcclkena_mask_b = 1,
195*91f16700Schasinglulu 	.reg_mcupm_infra_req_mask_b = 1,
196*91f16700Schasinglulu 	.reg_mcupm_apsrc_req_mask_b = 1,
197*91f16700Schasinglulu 	.reg_mcupm_vrf18_req_mask_b = 1,
198*91f16700Schasinglulu 	.reg_mcupm_ddr_en_mask_b = 1,
199*91f16700Schasinglulu 	.reg_msdc0_srcclkena_mask_b = 1,
200*91f16700Schasinglulu 	.reg_msdc0_infra_req_mask_b = 1,
201*91f16700Schasinglulu 	.reg_msdc0_apsrc_req_mask_b = 1,
202*91f16700Schasinglulu 	.reg_msdc0_vrf18_req_mask_b = 1,
203*91f16700Schasinglulu 	.reg_msdc0_ddr_en_mask_b = 1,
204*91f16700Schasinglulu 	.reg_msdc1_srcclkena_mask_b = 1,
205*91f16700Schasinglulu 	.reg_msdc1_infra_req_mask_b = 1,
206*91f16700Schasinglulu 	.reg_msdc1_apsrc_req_mask_b = 1,
207*91f16700Schasinglulu 	.reg_msdc1_vrf18_req_mask_b = 1,
208*91f16700Schasinglulu 	.reg_msdc1_ddr_en_mask_b = 1,
209*91f16700Schasinglulu 
210*91f16700Schasinglulu 	/* SPM_SRC4_MASK */
211*91f16700Schasinglulu 	.ccif_event_mask_b = 0xFFF,
212*91f16700Schasinglulu 	.reg_bak_psri_srcclkena_mask_b = 0,
213*91f16700Schasinglulu 	.reg_bak_psri_infra_req_mask_b = 0,
214*91f16700Schasinglulu 	.reg_bak_psri_apsrc_req_mask_b = 0,
215*91f16700Schasinglulu 	.reg_bak_psri_vrf18_req_mask_b = 0,
216*91f16700Schasinglulu 	.reg_bak_psri_ddr_en_mask_b = 0,
217*91f16700Schasinglulu 	.reg_dramc0_md32_infra_req_mask_b = 1,
218*91f16700Schasinglulu 	.reg_dramc0_md32_vrf18_req_mask_b = 0,
219*91f16700Schasinglulu 	.reg_dramc1_md32_infra_req_mask_b = 1,
220*91f16700Schasinglulu 	.reg_dramc1_md32_vrf18_req_mask_b = 0,
221*91f16700Schasinglulu 	.reg_conn_srcclkenb2pwrap_mask_b = 0,
222*91f16700Schasinglulu 	.reg_dramc0_md32_wakeup_mask = 1,
223*91f16700Schasinglulu 	.reg_dramc1_md32_wakeup_mask = 1,
224*91f16700Schasinglulu 
225*91f16700Schasinglulu 	/* SPM_SRC5_MASK */
226*91f16700Schasinglulu 	.reg_mcusys_merge_apsrc_req_mask_b = 0x11,
227*91f16700Schasinglulu 	.reg_mcusys_merge_ddr_en_mask_b = 0x11,
228*91f16700Schasinglulu 	.reg_msdc2_srcclkena_mask_b = 1,
229*91f16700Schasinglulu 	.reg_msdc2_infra_req_mask_b = 1,
230*91f16700Schasinglulu 	.reg_msdc2_apsrc_req_mask_b = 1,
231*91f16700Schasinglulu 	.reg_msdc2_vrf18_req_mask_b = 1,
232*91f16700Schasinglulu 	.reg_msdc2_ddr_en_mask_b = 1,
233*91f16700Schasinglulu 	.reg_pcie_srcclkena_mask_b = 1,
234*91f16700Schasinglulu 	.reg_pcie_infra_req_mask_b = 1,
235*91f16700Schasinglulu 	.reg_pcie_apsrc_req_mask_b = 1,
236*91f16700Schasinglulu 	.reg_pcie_vrf18_req_mask_b = 1,
237*91f16700Schasinglulu 	.reg_pcie_ddr_en_mask_b = 1,
238*91f16700Schasinglulu 
239*91f16700Schasinglulu 	/* SPM_WAKEUP_EVENT_MASK */
240*91f16700Schasinglulu 	.reg_wakeup_event_mask = 0x01382202,
241*91f16700Schasinglulu 
242*91f16700Schasinglulu 	/* SPM_WAKEUP_EVENT_EXT_MASK */
243*91f16700Schasinglulu 	.reg_ext_wakeup_event_mask = 0xFFFFFFFF,
244*91f16700Schasinglulu 
245*91f16700Schasinglulu 	/* Auto-gen End */
246*91f16700Schasinglulu };
247*91f16700Schasinglulu 
248*91f16700Schasinglulu struct spm_lp_scen __spm_suspend = {
249*91f16700Schasinglulu 	.pwrctrl = &suspend_ctrl,
250*91f16700Schasinglulu };
251*91f16700Schasinglulu 
252*91f16700Schasinglulu int mt_spm_suspend_mode_set(int mode)
253*91f16700Schasinglulu {
254*91f16700Schasinglulu 	if (mode == MT_SPM_SUSPEND_SLEEP) {
255*91f16700Schasinglulu 		suspend_ctrl.pcm_flags = SPM_SUSPEND_SLEEP_PCM_FLAG;
256*91f16700Schasinglulu 		suspend_ctrl.pcm_flags1 = SPM_SUSPEND_SLEEP_PCM_FLAG1;
257*91f16700Schasinglulu 	} else {
258*91f16700Schasinglulu 		suspend_ctrl.pcm_flags = SPM_SUSPEND_PCM_FLAG;
259*91f16700Schasinglulu 		suspend_ctrl.pcm_flags1 = SPM_SUSPEND_PCM_FLAG1;
260*91f16700Schasinglulu 	}
261*91f16700Schasinglulu 
262*91f16700Schasinglulu 	return 0;
263*91f16700Schasinglulu }
264*91f16700Schasinglulu 
265*91f16700Schasinglulu int mt_spm_suspend_enter(int state_id, unsigned int ext_opand,
266*91f16700Schasinglulu 			 unsigned int resource_req)
267*91f16700Schasinglulu {
268*91f16700Schasinglulu 	/* If FMAudio / ADSP is active, change to sleep suspend mode */
269*91f16700Schasinglulu 	if ((ext_opand & MT_SPM_EX_OP_SET_SUSPEND_MODE) != 0U) {
270*91f16700Schasinglulu 		mt_spm_suspend_mode_set(MT_SPM_SUSPEND_SLEEP);
271*91f16700Schasinglulu 	}
272*91f16700Schasinglulu 
273*91f16700Schasinglulu 	/* Notify MCUPM that device is going suspend flow */
274*91f16700Schasinglulu 	mmio_write_32(MCUPM_MBOX_OFFSET_PDN, MCUPM_POWER_DOWN);
275*91f16700Schasinglulu 
276*91f16700Schasinglulu 	/* Notify UART to sleep */
277*91f16700Schasinglulu 	mt_uart_save();
278*91f16700Schasinglulu 
279*91f16700Schasinglulu 	return spm_conservation(state_id, ext_opand,
280*91f16700Schasinglulu 				&__spm_suspend, resource_req);
281*91f16700Schasinglulu }
282*91f16700Schasinglulu 
283*91f16700Schasinglulu void mt_spm_suspend_resume(int state_id, unsigned int ext_opand,
284*91f16700Schasinglulu 			   struct wake_status **status)
285*91f16700Schasinglulu {
286*91f16700Schasinglulu 	spm_conservation_finish(state_id, ext_opand, &__spm_suspend, status);
287*91f16700Schasinglulu 
288*91f16700Schasinglulu 	/* Notify UART to wakeup */
289*91f16700Schasinglulu 	mt_uart_restore();
290*91f16700Schasinglulu 
291*91f16700Schasinglulu 	/* Notify MCUPM that device leave suspend */
292*91f16700Schasinglulu 	mmio_write_32(MCUPM_MBOX_OFFSET_PDN, 0);
293*91f16700Schasinglulu 
294*91f16700Schasinglulu 	/* If FMAudio / ADSP is active, change back to suspend mode */
295*91f16700Schasinglulu 	if ((ext_opand & MT_SPM_EX_OP_SET_SUSPEND_MODE) != 0U) {
296*91f16700Schasinglulu 		mt_spm_suspend_mode_set(MT_SPM_SUSPEND_SYSTEM_PDN);
297*91f16700Schasinglulu 	}
298*91f16700Schasinglulu }
299*91f16700Schasinglulu 
300*91f16700Schasinglulu void mt_spm_suspend_init(void)
301*91f16700Schasinglulu {
302*91f16700Schasinglulu 	spm_conservation_pwrctrl_init(__spm_suspend.pwrctrl);
303*91f16700Schasinglulu }
304