xref: /arm-trusted-firmware/plat/mediatek/mt8192/drivers/spm/mt_spm_internal.c (revision 91f16700b400a8c0651d24a598fc48ee2997a0d7)
1*91f16700Schasinglulu /*
2*91f16700Schasinglulu  * Copyright (c) 2020, MediaTek Inc. All rights reserved.
3*91f16700Schasinglulu  *
4*91f16700Schasinglulu  * SPDX-License-Identifier: BSD-3-Clause
5*91f16700Schasinglulu  */
6*91f16700Schasinglulu 
7*91f16700Schasinglulu #include <stddef.h>
8*91f16700Schasinglulu 
9*91f16700Schasinglulu #include <assert.h>
10*91f16700Schasinglulu #include <common/debug.h>
11*91f16700Schasinglulu #include <lib/mmio.h>
12*91f16700Schasinglulu 
13*91f16700Schasinglulu #include <mt_spm.h>
14*91f16700Schasinglulu #include <mt_spm_internal.h>
15*91f16700Schasinglulu #include <mt_spm_pmic_wrap.h>
16*91f16700Schasinglulu #include <mt_spm_reg.h>
17*91f16700Schasinglulu #include <mt_spm_resource_req.h>
18*91f16700Schasinglulu #include <platform_def.h>
19*91f16700Schasinglulu #include <plat_pm.h>
20*91f16700Schasinglulu 
21*91f16700Schasinglulu /**************************************
22*91f16700Schasinglulu  * Define and Declare
23*91f16700Schasinglulu  **************************************/
24*91f16700Schasinglulu #define ROOT_CORE_ADDR_OFFSET			0x20000000
25*91f16700Schasinglulu #define SPM_WAKEUP_EVENT_MASK_CLEAN_MASK	0xefffffff
26*91f16700Schasinglulu #define	SPM_INIT_DONE_US			20
27*91f16700Schasinglulu 
28*91f16700Schasinglulu static unsigned int mt_spm_bblpm_cnt;
29*91f16700Schasinglulu 
30*91f16700Schasinglulu const char *wakeup_src_str[32] = {
31*91f16700Schasinglulu 	[0] = "R12_PCM_TIMER",
32*91f16700Schasinglulu 	[1] = "R12_RESERVED_DEBUG_B",
33*91f16700Schasinglulu 	[2] = "R12_KP_IRQ_B",
34*91f16700Schasinglulu 	[3] = "R12_APWDT_EVENT_B",
35*91f16700Schasinglulu 	[4] = "R12_APXGPT1_EVENT_B",
36*91f16700Schasinglulu 	[5] = "R12_CONN2AP_SPM_WAKEUP_B",
37*91f16700Schasinglulu 	[6] = "R12_EINT_EVENT_B",
38*91f16700Schasinglulu 	[7] = "R12_CONN_WDT_IRQ_B",
39*91f16700Schasinglulu 	[8] = "R12_CCIF0_EVENT_B",
40*91f16700Schasinglulu 	[9] = "R12_LOWBATTERY_IRQ_B",
41*91f16700Schasinglulu 	[10] = "R12_SC_SSPM2SPM_WAKEUP_B",
42*91f16700Schasinglulu 	[11] = "R12_SC_SCP2SPM_WAKEUP_B",
43*91f16700Schasinglulu 	[12] = "R12_SC_ADSP2SPM_WAKEUP_B",
44*91f16700Schasinglulu 	[13] = "R12_PCM_WDT_WAKEUP_B",
45*91f16700Schasinglulu 	[14] = "R12_USB_CDSC_B",
46*91f16700Schasinglulu 	[15] = "R12_USB_POWERDWN_B",
47*91f16700Schasinglulu 	[16] = "R12_SYS_TIMER_EVENT_B",
48*91f16700Schasinglulu 	[17] = "R12_EINT_EVENT_SECURE_B",
49*91f16700Schasinglulu 	[18] = "R12_CCIF1_EVENT_B",
50*91f16700Schasinglulu 	[19] = "R12_UART0_IRQ_B",
51*91f16700Schasinglulu 	[20] = "R12_AFE_IRQ_MCU_B",
52*91f16700Schasinglulu 	[21] = "R12_THERM_CTRL_EVENT_B",
53*91f16700Schasinglulu 	[22] = "R12_SYS_CIRQ_IRQ_B",
54*91f16700Schasinglulu 	[23] = "R12_MD2AP_PEER_EVENT_B",
55*91f16700Schasinglulu 	[24] = "R12_CSYSPWREQ_B",
56*91f16700Schasinglulu 	[25] = "R12_MD1_WDT_B",
57*91f16700Schasinglulu 	[26] = "R12_AP2AP_PEER_WAKEUPEVENT_B",
58*91f16700Schasinglulu 	[27] = "R12_SEJ_EVENT_B",
59*91f16700Schasinglulu 	[28] = "R12_SPM_CPU_WAKEUPEVENT_B",
60*91f16700Schasinglulu 	[29] = "R12_APUSYS",
61*91f16700Schasinglulu 	[30] = "R12_PCIE_BRIDGE_IRQ",
62*91f16700Schasinglulu 	[31] = "R12_PCIE_IRQ",
63*91f16700Schasinglulu };
64*91f16700Schasinglulu 
65*91f16700Schasinglulu /**************************************
66*91f16700Schasinglulu  * Function and API
67*91f16700Schasinglulu  **************************************/
68*91f16700Schasinglulu 
69*91f16700Schasinglulu wake_reason_t __spm_output_wake_reason(int state_id,
70*91f16700Schasinglulu 				       const struct wake_status *wakesta)
71*91f16700Schasinglulu {
72*91f16700Schasinglulu 	uint32_t i, bk_vtcxo_dur, spm_26m_off_pct = 0U;
73*91f16700Schasinglulu 	wake_reason_t wr = WR_UNKNOWN;
74*91f16700Schasinglulu 
75*91f16700Schasinglulu 	if (wakesta == NULL) {
76*91f16700Schasinglulu 		return WR_UNKNOWN;
77*91f16700Schasinglulu 	}
78*91f16700Schasinglulu 
79*91f16700Schasinglulu 	if (wakesta->abort != 0U) {
80*91f16700Schasinglulu 		ERROR("spmfw flow is aborted: 0x%x, timer_out = %u\n",
81*91f16700Schasinglulu 		      wakesta->abort, wakesta->timer_out);
82*91f16700Schasinglulu 	} else {
83*91f16700Schasinglulu 		for (i = 0U; i < 32U; i++) {
84*91f16700Schasinglulu 			if ((wakesta->r12 & (1U << i)) != 0U) {
85*91f16700Schasinglulu 				INFO("wake up by %s, timer_out = %u\n",
86*91f16700Schasinglulu 				     wakeup_src_str[i], wakesta->timer_out);
87*91f16700Schasinglulu 				wr = WR_WAKE_SRC;
88*91f16700Schasinglulu 				break;
89*91f16700Schasinglulu 			}
90*91f16700Schasinglulu 		}
91*91f16700Schasinglulu 	}
92*91f16700Schasinglulu 
93*91f16700Schasinglulu 	INFO("r12 = 0x%x, r12_ext = 0x%x, r13 = 0x%x, debug_flag = 0x%x 0x%x\n",
94*91f16700Schasinglulu 	     wakesta->r12, wakesta->r12_ext, wakesta->r13, wakesta->debug_flag,
95*91f16700Schasinglulu 	     wakesta->debug_flag1);
96*91f16700Schasinglulu 	INFO("raw_sta = 0x%x 0x%x 0x%x, idle_sta = 0x%x, cg_check_sta = 0x%x\n",
97*91f16700Schasinglulu 	     wakesta->raw_sta, wakesta->md32pcm_wakeup_sta,
98*91f16700Schasinglulu 	     wakesta->md32pcm_event_sta, wakesta->idle_sta,
99*91f16700Schasinglulu 	     wakesta->cg_check_sta);
100*91f16700Schasinglulu 	INFO("req_sta = 0x%x 0x%x 0x%x 0x%x 0x%x, isr = 0x%x\n",
101*91f16700Schasinglulu 	     wakesta->req_sta0, wakesta->req_sta1, wakesta->req_sta2,
102*91f16700Schasinglulu 	     wakesta->req_sta3, wakesta->req_sta4, wakesta->isr);
103*91f16700Schasinglulu 	INFO("rt_req_sta0 = 0x%x, rt_req_sta1 = 0x%x, rt_req_sta2 = 0x%x\n",
104*91f16700Schasinglulu 	     wakesta->rt_req_sta0, wakesta->rt_req_sta1, wakesta->rt_req_sta2);
105*91f16700Schasinglulu 	INFO("rt_req_sta3 = 0x%x, dram_sw_con_3 = 0x%x, raw_ext_sta = 0x%x\n",
106*91f16700Schasinglulu 	     wakesta->rt_req_sta3, wakesta->rt_req_sta4, wakesta->raw_ext_sta);
107*91f16700Schasinglulu 	INFO("wake_misc = 0x%x, pcm_flag = 0x%x 0x%x 0x%x 0x%x, req = 0x%x\n",
108*91f16700Schasinglulu 	     wakesta->wake_misc, wakesta->sw_flag0, wakesta->sw_flag1,
109*91f16700Schasinglulu 	     wakesta->b_sw_flag0, wakesta->b_sw_flag1, wakesta->src_req);
110*91f16700Schasinglulu 	INFO("clk_settle = 0x%x, wlk_cntcv_l = 0x%x, wlk_cntcv_h = 0x%x\n",
111*91f16700Schasinglulu 	     wakesta->clk_settle, mmio_read_32(SYS_TIMER_VALUE_L),
112*91f16700Schasinglulu 	     mmio_read_32(SYS_TIMER_VALUE_H));
113*91f16700Schasinglulu 
114*91f16700Schasinglulu 	if (wakesta->timer_out != 0U) {
115*91f16700Schasinglulu 		bk_vtcxo_dur = mmio_read_32(SPM_BK_VTCXO_DUR);
116*91f16700Schasinglulu 		spm_26m_off_pct = (100 * bk_vtcxo_dur) / wakesta->timer_out;
117*91f16700Schasinglulu 		INFO("spm_26m_off_pct = %u\n", spm_26m_off_pct);
118*91f16700Schasinglulu 	}
119*91f16700Schasinglulu 
120*91f16700Schasinglulu 	return wr;
121*91f16700Schasinglulu }
122*91f16700Schasinglulu 
123*91f16700Schasinglulu void __spm_set_cpu_status(unsigned int cpu)
124*91f16700Schasinglulu {
125*91f16700Schasinglulu 	uint32_t root_core_addr;
126*91f16700Schasinglulu 
127*91f16700Schasinglulu 	if (cpu < 8U) {
128*91f16700Schasinglulu 		mmio_write_32(ROOT_CPUTOP_ADDR, (1U << cpu));
129*91f16700Schasinglulu 		root_core_addr = SPM_CPU0_PWR_CON + (cpu * 0x4);
130*91f16700Schasinglulu 		root_core_addr += ROOT_CORE_ADDR_OFFSET;
131*91f16700Schasinglulu 		mmio_write_32(ROOT_CORE_ADDR, root_core_addr);
132*91f16700Schasinglulu 		/* Notify MCUPM that preferred cpu wakeup */
133*91f16700Schasinglulu 		mmio_write_32(MCUPM_MBOX_WAKEUP_CPU, cpu);
134*91f16700Schasinglulu 	} else {
135*91f16700Schasinglulu 		ERROR("%s: error cpu number %d\n", __func__, cpu);
136*91f16700Schasinglulu 	}
137*91f16700Schasinglulu }
138*91f16700Schasinglulu 
139*91f16700Schasinglulu void __spm_src_req_update(const struct pwr_ctrl *pwrctrl,
140*91f16700Schasinglulu 			  unsigned int resource_usage)
141*91f16700Schasinglulu {
142*91f16700Schasinglulu 	uint8_t apsrc_req = ((resource_usage & MT_SPM_DRAM_S0) != 0U) ?
143*91f16700Schasinglulu 			    1 : pwrctrl->reg_spm_apsrc_req;
144*91f16700Schasinglulu 	uint8_t ddr_en_req = ((resource_usage & MT_SPM_DRAM_S1) != 0U) ?
145*91f16700Schasinglulu 			     1 : pwrctrl->reg_spm_ddr_en_req;
146*91f16700Schasinglulu 	uint8_t vrf18_req = ((resource_usage & MT_SPM_SYSPLL) != 0U) ?
147*91f16700Schasinglulu 			    1 : pwrctrl->reg_spm_vrf18_req;
148*91f16700Schasinglulu 	uint8_t infra_req = ((resource_usage & MT_SPM_INFRA) != 0U) ?
149*91f16700Schasinglulu 			    1 : pwrctrl->reg_spm_infra_req;
150*91f16700Schasinglulu 	uint8_t f26m_req  = ((resource_usage &
151*91f16700Schasinglulu 			      (MT_SPM_26M | MT_SPM_XO_FPM)) != 0U) ?
152*91f16700Schasinglulu 			    1 : pwrctrl->reg_spm_f26m_req;
153*91f16700Schasinglulu 
154*91f16700Schasinglulu 	mmio_write_32(SPM_SRC_REQ,
155*91f16700Schasinglulu 		      ((apsrc_req & 0x1) << 0) |
156*91f16700Schasinglulu 		      ((f26m_req & 0x1) << 1) |
157*91f16700Schasinglulu 		      ((infra_req & 0x1) << 3) |
158*91f16700Schasinglulu 		      ((vrf18_req & 0x1) << 4) |
159*91f16700Schasinglulu 		      ((ddr_en_req & 0x1) << 7) |
160*91f16700Schasinglulu 		      ((pwrctrl->reg_spm_dvfs_req & 0x1) << 8) |
161*91f16700Schasinglulu 		      ((pwrctrl->reg_spm_sw_mailbox_req & 0x1) << 9) |
162*91f16700Schasinglulu 		      ((pwrctrl->reg_spm_sspm_mailbox_req & 0x1) << 10) |
163*91f16700Schasinglulu 		      ((pwrctrl->reg_spm_adsp_mailbox_req & 0x1) << 11) |
164*91f16700Schasinglulu 		      ((pwrctrl->reg_spm_scp_mailbox_req & 0x1) << 12));
165*91f16700Schasinglulu }
166*91f16700Schasinglulu 
167*91f16700Schasinglulu void __spm_set_power_control(const struct pwr_ctrl *pwrctrl)
168*91f16700Schasinglulu {
169*91f16700Schasinglulu 	/* Auto-gen Start */
170*91f16700Schasinglulu 
171*91f16700Schasinglulu 	/* SPM_AP_STANDBY_CON */
172*91f16700Schasinglulu 	mmio_write_32(SPM_AP_STANDBY_CON,
173*91f16700Schasinglulu 		((pwrctrl->reg_wfi_op & 0x1) << 0) |
174*91f16700Schasinglulu 		((pwrctrl->reg_wfi_type & 0x1) << 1) |
175*91f16700Schasinglulu 		((pwrctrl->reg_mp0_cputop_idle_mask & 0x1) << 2) |
176*91f16700Schasinglulu 		((pwrctrl->reg_mp1_cputop_idle_mask & 0x1) << 3) |
177*91f16700Schasinglulu 		((pwrctrl->reg_mcusys_idle_mask & 0x1) << 4) |
178*91f16700Schasinglulu 		((pwrctrl->reg_md_apsrc_1_sel & 0x1) << 25) |
179*91f16700Schasinglulu 		((pwrctrl->reg_md_apsrc_0_sel & 0x1) << 26) |
180*91f16700Schasinglulu 		((pwrctrl->reg_conn_apsrc_sel & 0x1) << 29));
181*91f16700Schasinglulu 
182*91f16700Schasinglulu 	/* SPM_SRC6_MASK */
183*91f16700Schasinglulu 	mmio_write_32(SPM_SRC6_MASK,
184*91f16700Schasinglulu 		((pwrctrl->reg_dpmaif_srcclkena_mask_b & 0x1) << 0) |
185*91f16700Schasinglulu 		((pwrctrl->reg_dpmaif_infra_req_mask_b & 0x1) << 1) |
186*91f16700Schasinglulu 		((pwrctrl->reg_dpmaif_apsrc_req_mask_b & 0x1) << 2) |
187*91f16700Schasinglulu 		((pwrctrl->reg_dpmaif_vrf18_req_mask_b & 0x1) << 3) |
188*91f16700Schasinglulu 		((pwrctrl->reg_dpmaif_ddr_en_mask_b & 0x1) << 4));
189*91f16700Schasinglulu 
190*91f16700Schasinglulu 	/* SPM_SRC_REQ */
191*91f16700Schasinglulu 	mmio_write_32(SPM_SRC_REQ,
192*91f16700Schasinglulu 		((pwrctrl->reg_spm_apsrc_req & 0x1) << 0) |
193*91f16700Schasinglulu 		((pwrctrl->reg_spm_f26m_req & 0x1) << 1) |
194*91f16700Schasinglulu 		((pwrctrl->reg_spm_infra_req & 0x1) << 3) |
195*91f16700Schasinglulu 		((pwrctrl->reg_spm_vrf18_req & 0x1) << 4) |
196*91f16700Schasinglulu 		((pwrctrl->reg_spm_ddr_en_req & 0x1) << 7) |
197*91f16700Schasinglulu 		((pwrctrl->reg_spm_dvfs_req & 0x1) << 8) |
198*91f16700Schasinglulu 		((pwrctrl->reg_spm_sw_mailbox_req & 0x1) << 9) |
199*91f16700Schasinglulu 		((pwrctrl->reg_spm_sspm_mailbox_req & 0x1) << 10) |
200*91f16700Schasinglulu 		((pwrctrl->reg_spm_adsp_mailbox_req & 0x1) << 11) |
201*91f16700Schasinglulu 		((pwrctrl->reg_spm_scp_mailbox_req & 0x1) << 12));
202*91f16700Schasinglulu 
203*91f16700Schasinglulu 	/* SPM_SRC_MASK */
204*91f16700Schasinglulu 	mmio_write_32(SPM_SRC_MASK,
205*91f16700Schasinglulu 		((pwrctrl->reg_md_srcclkena_0_mask_b & 0x1) << 0) |
206*91f16700Schasinglulu 		((pwrctrl->reg_md_srcclkena2infra_req_0_mask_b & 0x1) << 1) |
207*91f16700Schasinglulu 		((pwrctrl->reg_md_apsrc2infra_req_0_mask_b & 0x1) << 2) |
208*91f16700Schasinglulu 		((pwrctrl->reg_md_apsrc_req_0_mask_b & 0x1) << 3) |
209*91f16700Schasinglulu 		((pwrctrl->reg_md_vrf18_req_0_mask_b & 0x1) << 4) |
210*91f16700Schasinglulu 		((pwrctrl->reg_md_ddr_en_0_mask_b & 0x1) << 5) |
211*91f16700Schasinglulu 		((pwrctrl->reg_md_srcclkena_1_mask_b & 0x1) << 6) |
212*91f16700Schasinglulu 		((pwrctrl->reg_md_srcclkena2infra_req_1_mask_b & 0x1) << 7) |
213*91f16700Schasinglulu 		((pwrctrl->reg_md_apsrc2infra_req_1_mask_b & 0x1) << 8) |
214*91f16700Schasinglulu 		((pwrctrl->reg_md_apsrc_req_1_mask_b & 0x1) << 9) |
215*91f16700Schasinglulu 		((pwrctrl->reg_md_vrf18_req_1_mask_b & 0x1) << 10) |
216*91f16700Schasinglulu 		((pwrctrl->reg_md_ddr_en_1_mask_b & 0x1) << 11) |
217*91f16700Schasinglulu 		((pwrctrl->reg_conn_srcclkena_mask_b & 0x1) << 12) |
218*91f16700Schasinglulu 		((pwrctrl->reg_conn_srcclkenb_mask_b & 0x1) << 13) |
219*91f16700Schasinglulu 		((pwrctrl->reg_conn_infra_req_mask_b & 0x1) << 14) |
220*91f16700Schasinglulu 		((pwrctrl->reg_conn_apsrc_req_mask_b & 0x1) << 15) |
221*91f16700Schasinglulu 		((pwrctrl->reg_conn_vrf18_req_mask_b & 0x1) << 16) |
222*91f16700Schasinglulu 		((pwrctrl->reg_conn_ddr_en_mask_b & 0x1) << 17) |
223*91f16700Schasinglulu 		((pwrctrl->reg_conn_vfe28_mask_b & 0x1) << 18) |
224*91f16700Schasinglulu 		((pwrctrl->reg_srcclkeni0_srcclkena_mask_b & 0x1) << 19) |
225*91f16700Schasinglulu 		((pwrctrl->reg_srcclkeni0_infra_req_mask_b & 0x1) << 20) |
226*91f16700Schasinglulu 		((pwrctrl->reg_srcclkeni1_srcclkena_mask_b & 0x1) << 21) |
227*91f16700Schasinglulu 		((pwrctrl->reg_srcclkeni1_infra_req_mask_b & 0x1) << 22) |
228*91f16700Schasinglulu 		((pwrctrl->reg_srcclkeni2_srcclkena_mask_b & 0x1) << 23) |
229*91f16700Schasinglulu 		((pwrctrl->reg_srcclkeni2_infra_req_mask_b & 0x1) << 24) |
230*91f16700Schasinglulu 		((pwrctrl->reg_infrasys_apsrc_req_mask_b & 0x1) << 25) |
231*91f16700Schasinglulu 		((pwrctrl->reg_infrasys_ddr_en_mask_b & 0x1) << 26) |
232*91f16700Schasinglulu 		((pwrctrl->reg_md32_srcclkena_mask_b & 0x1) << 27) |
233*91f16700Schasinglulu 		((pwrctrl->reg_md32_infra_req_mask_b & 0x1) << 28) |
234*91f16700Schasinglulu 		((pwrctrl->reg_md32_apsrc_req_mask_b & 0x1) << 29) |
235*91f16700Schasinglulu 		((pwrctrl->reg_md32_vrf18_req_mask_b & 0x1) << 30) |
236*91f16700Schasinglulu 		((pwrctrl->reg_md32_ddr_en_mask_b & 0x1) << 31));
237*91f16700Schasinglulu 
238*91f16700Schasinglulu 	/* SPM_SRC2_MASK */
239*91f16700Schasinglulu 	mmio_write_32(SPM_SRC2_MASK,
240*91f16700Schasinglulu 		((pwrctrl->reg_scp_srcclkena_mask_b & 0x1) << 0) |
241*91f16700Schasinglulu 		((pwrctrl->reg_scp_infra_req_mask_b & 0x1) << 1) |
242*91f16700Schasinglulu 		((pwrctrl->reg_scp_apsrc_req_mask_b & 0x1) << 2) |
243*91f16700Schasinglulu 		((pwrctrl->reg_scp_vrf18_req_mask_b & 0x1) << 3) |
244*91f16700Schasinglulu 		((pwrctrl->reg_scp_ddr_en_mask_b & 0x1) << 4) |
245*91f16700Schasinglulu 		((pwrctrl->reg_audio_dsp_srcclkena_mask_b & 0x1) << 5) |
246*91f16700Schasinglulu 		((pwrctrl->reg_audio_dsp_infra_req_mask_b & 0x1) << 6) |
247*91f16700Schasinglulu 		((pwrctrl->reg_audio_dsp_apsrc_req_mask_b & 0x1) << 7) |
248*91f16700Schasinglulu 		((pwrctrl->reg_audio_dsp_vrf18_req_mask_b & 0x1) << 8) |
249*91f16700Schasinglulu 		((pwrctrl->reg_audio_dsp_ddr_en_mask_b & 0x1) << 9) |
250*91f16700Schasinglulu 		((pwrctrl->reg_ufs_srcclkena_mask_b & 0x1) << 10) |
251*91f16700Schasinglulu 		((pwrctrl->reg_ufs_infra_req_mask_b & 0x1) << 11) |
252*91f16700Schasinglulu 		((pwrctrl->reg_ufs_apsrc_req_mask_b & 0x1) << 12) |
253*91f16700Schasinglulu 		((pwrctrl->reg_ufs_vrf18_req_mask_b & 0x1) << 13) |
254*91f16700Schasinglulu 		((pwrctrl->reg_ufs_ddr_en_mask_b & 0x1) << 14) |
255*91f16700Schasinglulu 		((pwrctrl->reg_disp0_apsrc_req_mask_b & 0x1) << 15) |
256*91f16700Schasinglulu 		((pwrctrl->reg_disp0_ddr_en_mask_b & 0x1) << 16) |
257*91f16700Schasinglulu 		((pwrctrl->reg_disp1_apsrc_req_mask_b & 0x1) << 17) |
258*91f16700Schasinglulu 		((pwrctrl->reg_disp1_ddr_en_mask_b & 0x1) << 18) |
259*91f16700Schasinglulu 		((pwrctrl->reg_gce_infra_req_mask_b & 0x1) << 19) |
260*91f16700Schasinglulu 		((pwrctrl->reg_gce_apsrc_req_mask_b & 0x1) << 20) |
261*91f16700Schasinglulu 		((pwrctrl->reg_gce_vrf18_req_mask_b & 0x1) << 21) |
262*91f16700Schasinglulu 		((pwrctrl->reg_gce_ddr_en_mask_b & 0x1) << 22) |
263*91f16700Schasinglulu 		((pwrctrl->reg_apu_srcclkena_mask_b & 0x1) << 23) |
264*91f16700Schasinglulu 		((pwrctrl->reg_apu_infra_req_mask_b & 0x1) << 24) |
265*91f16700Schasinglulu 		((pwrctrl->reg_apu_apsrc_req_mask_b & 0x1) << 25) |
266*91f16700Schasinglulu 		((pwrctrl->reg_apu_vrf18_req_mask_b & 0x1) << 26) |
267*91f16700Schasinglulu 		((pwrctrl->reg_apu_ddr_en_mask_b & 0x1) << 27) |
268*91f16700Schasinglulu 		((pwrctrl->reg_cg_check_srcclkena_mask_b & 0x1) << 28) |
269*91f16700Schasinglulu 		((pwrctrl->reg_cg_check_apsrc_req_mask_b & 0x1) << 29) |
270*91f16700Schasinglulu 		((pwrctrl->reg_cg_check_vrf18_req_mask_b & 0x1) << 30) |
271*91f16700Schasinglulu 		((pwrctrl->reg_cg_check_ddr_en_mask_b & 0x1) << 31));
272*91f16700Schasinglulu 
273*91f16700Schasinglulu 	/* SPM_SRC3_MASK */
274*91f16700Schasinglulu 	mmio_write_32(SPM_SRC3_MASK,
275*91f16700Schasinglulu 		((pwrctrl->reg_dvfsrc_event_trigger_mask_b & 0x1) << 0) |
276*91f16700Schasinglulu 		((pwrctrl->reg_sw2spm_int0_mask_b & 0x1) << 1) |
277*91f16700Schasinglulu 		((pwrctrl->reg_sw2spm_int1_mask_b & 0x1) << 2) |
278*91f16700Schasinglulu 		((pwrctrl->reg_sw2spm_int2_mask_b & 0x1) << 3) |
279*91f16700Schasinglulu 		((pwrctrl->reg_sw2spm_int3_mask_b & 0x1) << 4) |
280*91f16700Schasinglulu 		((pwrctrl->reg_sc_adsp2spm_wakeup_mask_b & 0x1) << 5) |
281*91f16700Schasinglulu 		((pwrctrl->reg_sc_sspm2spm_wakeup_mask_b & 0xf) << 6) |
282*91f16700Schasinglulu 		((pwrctrl->reg_sc_scp2spm_wakeup_mask_b & 0x1) << 10) |
283*91f16700Schasinglulu 		((pwrctrl->reg_csyspwrreq_mask & 0x1) << 11) |
284*91f16700Schasinglulu 		((pwrctrl->reg_spm_srcclkena_reserved_mask_b & 0x1) << 12) |
285*91f16700Schasinglulu 		((pwrctrl->reg_spm_infra_req_reserved_mask_b & 0x1) << 13) |
286*91f16700Schasinglulu 		((pwrctrl->reg_spm_apsrc_req_reserved_mask_b & 0x1) << 14) |
287*91f16700Schasinglulu 		((pwrctrl->reg_spm_vrf18_req_reserved_mask_b & 0x1) << 15) |
288*91f16700Schasinglulu 		((pwrctrl->reg_spm_ddr_en_reserved_mask_b & 0x1) << 16) |
289*91f16700Schasinglulu 		((pwrctrl->reg_mcupm_srcclkena_mask_b & 0x1) << 17) |
290*91f16700Schasinglulu 		((pwrctrl->reg_mcupm_infra_req_mask_b & 0x1) << 18) |
291*91f16700Schasinglulu 		((pwrctrl->reg_mcupm_apsrc_req_mask_b & 0x1) << 19) |
292*91f16700Schasinglulu 		((pwrctrl->reg_mcupm_vrf18_req_mask_b & 0x1) << 20) |
293*91f16700Schasinglulu 		((pwrctrl->reg_mcupm_ddr_en_mask_b & 0x1) << 21) |
294*91f16700Schasinglulu 		((pwrctrl->reg_msdc0_srcclkena_mask_b & 0x1) << 22) |
295*91f16700Schasinglulu 		((pwrctrl->reg_msdc0_infra_req_mask_b & 0x1) << 23) |
296*91f16700Schasinglulu 		((pwrctrl->reg_msdc0_apsrc_req_mask_b & 0x1) << 24) |
297*91f16700Schasinglulu 		((pwrctrl->reg_msdc0_vrf18_req_mask_b & 0x1) << 25) |
298*91f16700Schasinglulu 		((pwrctrl->reg_msdc0_ddr_en_mask_b & 0x1) << 26) |
299*91f16700Schasinglulu 		((pwrctrl->reg_msdc1_srcclkena_mask_b & 0x1) << 27) |
300*91f16700Schasinglulu 		((pwrctrl->reg_msdc1_infra_req_mask_b & 0x1) << 28) |
301*91f16700Schasinglulu 		((pwrctrl->reg_msdc1_apsrc_req_mask_b & 0x1) << 29) |
302*91f16700Schasinglulu 		((pwrctrl->reg_msdc1_vrf18_req_mask_b & 0x1) << 30) |
303*91f16700Schasinglulu 		((pwrctrl->reg_msdc1_ddr_en_mask_b & 0x1) << 31));
304*91f16700Schasinglulu 
305*91f16700Schasinglulu 	/* SPM_SRC4_MASK */
306*91f16700Schasinglulu 	mmio_write_32(SPM_SRC4_MASK,
307*91f16700Schasinglulu 		((pwrctrl->ccif_event_mask_b & 0xffff) << 0) |
308*91f16700Schasinglulu 		((pwrctrl->reg_bak_psri_srcclkena_mask_b & 0x1) << 16) |
309*91f16700Schasinglulu 		((pwrctrl->reg_bak_psri_infra_req_mask_b & 0x1) << 17) |
310*91f16700Schasinglulu 		((pwrctrl->reg_bak_psri_apsrc_req_mask_b & 0x1) << 18) |
311*91f16700Schasinglulu 		((pwrctrl->reg_bak_psri_vrf18_req_mask_b & 0x1) << 19) |
312*91f16700Schasinglulu 		((pwrctrl->reg_bak_psri_ddr_en_mask_b & 0x1) << 20) |
313*91f16700Schasinglulu 		((pwrctrl->reg_dramc0_md32_infra_req_mask_b & 0x1) << 21) |
314*91f16700Schasinglulu 		((pwrctrl->reg_dramc0_md32_vrf18_req_mask_b & 0x1) << 22) |
315*91f16700Schasinglulu 		((pwrctrl->reg_dramc1_md32_infra_req_mask_b & 0x1) << 23) |
316*91f16700Schasinglulu 		((pwrctrl->reg_dramc1_md32_vrf18_req_mask_b & 0x1) << 24) |
317*91f16700Schasinglulu 		((pwrctrl->reg_conn_srcclkenb2pwrap_mask_b & 0x1) << 25) |
318*91f16700Schasinglulu 		((pwrctrl->reg_dramc0_md32_wakeup_mask & 0x1) << 26) |
319*91f16700Schasinglulu 		((pwrctrl->reg_dramc1_md32_wakeup_mask & 0x1) << 27));
320*91f16700Schasinglulu 
321*91f16700Schasinglulu 	/* SPM_SRC5_MASK */
322*91f16700Schasinglulu 	mmio_write_32(SPM_SRC5_MASK,
323*91f16700Schasinglulu 		((pwrctrl->reg_mcusys_merge_apsrc_req_mask_b & 0x1ff) << 0) |
324*91f16700Schasinglulu 		((pwrctrl->reg_mcusys_merge_ddr_en_mask_b & 0x1ff) << 9) |
325*91f16700Schasinglulu 		((pwrctrl->reg_msdc2_srcclkena_mask_b & 0x1) << 18) |
326*91f16700Schasinglulu 		((pwrctrl->reg_msdc2_infra_req_mask_b & 0x1) << 19) |
327*91f16700Schasinglulu 		((pwrctrl->reg_msdc2_apsrc_req_mask_b & 0x1) << 20) |
328*91f16700Schasinglulu 		((pwrctrl->reg_msdc2_vrf18_req_mask_b & 0x1) << 21) |
329*91f16700Schasinglulu 		((pwrctrl->reg_msdc2_ddr_en_mask_b & 0x1) << 22) |
330*91f16700Schasinglulu 		((pwrctrl->reg_pcie_srcclkena_mask_b & 0x1) << 23) |
331*91f16700Schasinglulu 		((pwrctrl->reg_pcie_infra_req_mask_b & 0x1) << 24) |
332*91f16700Schasinglulu 		((pwrctrl->reg_pcie_apsrc_req_mask_b & 0x1) << 25) |
333*91f16700Schasinglulu 		((pwrctrl->reg_pcie_vrf18_req_mask_b & 0x1) << 26) |
334*91f16700Schasinglulu 		((pwrctrl->reg_pcie_ddr_en_mask_b & 0x1) << 27));
335*91f16700Schasinglulu 
336*91f16700Schasinglulu 	/* SPM_WAKEUP_EVENT_MASK */
337*91f16700Schasinglulu 	mmio_write_32(SPM_WAKEUP_EVENT_MASK,
338*91f16700Schasinglulu 		((pwrctrl->reg_wakeup_event_mask & 0xffffffff) << 0));
339*91f16700Schasinglulu 
340*91f16700Schasinglulu 	/* SPM_WAKEUP_EVENT_EXT_MASK */
341*91f16700Schasinglulu 	mmio_write_32(SPM_WAKEUP_EVENT_EXT_MASK,
342*91f16700Schasinglulu 		((pwrctrl->reg_ext_wakeup_event_mask & 0xffffffff) << 0));
343*91f16700Schasinglulu 
344*91f16700Schasinglulu 	/* Auto-gen End */
345*91f16700Schasinglulu }
346*91f16700Schasinglulu 
347*91f16700Schasinglulu void __spm_disable_pcm_timer(void)
348*91f16700Schasinglulu {
349*91f16700Schasinglulu 	mmio_clrsetbits_32(PCM_CON1, RG_PCM_TIMER_EN_LSB, SPM_REGWR_CFG_KEY);
350*91f16700Schasinglulu }
351*91f16700Schasinglulu 
352*91f16700Schasinglulu void __spm_set_wakeup_event(const struct pwr_ctrl *pwrctrl)
353*91f16700Schasinglulu {
354*91f16700Schasinglulu 	uint32_t val, mask;
355*91f16700Schasinglulu 
356*91f16700Schasinglulu 	/* toggle event counter clear */
357*91f16700Schasinglulu 	mmio_setbits_32(PCM_CON1,
358*91f16700Schasinglulu 			SPM_REGWR_CFG_KEY | SPM_EVENT_COUNTER_CLR_LSB);
359*91f16700Schasinglulu 
360*91f16700Schasinglulu 	/* toggle for reset SYS TIMER start point */
361*91f16700Schasinglulu 	mmio_setbits_32(SYS_TIMER_CON, SYS_TIMER_START_EN_LSB);
362*91f16700Schasinglulu 
363*91f16700Schasinglulu 	if (pwrctrl->timer_val_cust == 0U) {
364*91f16700Schasinglulu 		val = pwrctrl->timer_val;
365*91f16700Schasinglulu 	} else {
366*91f16700Schasinglulu 		val = pwrctrl->timer_val_cust;
367*91f16700Schasinglulu 	}
368*91f16700Schasinglulu 
369*91f16700Schasinglulu 	mmio_write_32(PCM_TIMER_VAL, val);
370*91f16700Schasinglulu 	mmio_setbits_32(PCM_CON1, SPM_REGWR_CFG_KEY | RG_PCM_TIMER_EN_LSB);
371*91f16700Schasinglulu 
372*91f16700Schasinglulu 	/* unmask AP wakeup source */
373*91f16700Schasinglulu 	if (pwrctrl->wake_src_cust == 0U) {
374*91f16700Schasinglulu 		mask = pwrctrl->wake_src;
375*91f16700Schasinglulu 	} else {
376*91f16700Schasinglulu 		mask = pwrctrl->wake_src_cust;
377*91f16700Schasinglulu 	}
378*91f16700Schasinglulu 
379*91f16700Schasinglulu 	if (pwrctrl->reg_csyspwrreq_mask != 0U) {
380*91f16700Schasinglulu 		mask &= ~R12_CSYSPWREQ_B;
381*91f16700Schasinglulu 	}
382*91f16700Schasinglulu 
383*91f16700Schasinglulu 	mmio_write_32(SPM_WAKEUP_EVENT_MASK, ~mask);
384*91f16700Schasinglulu 
385*91f16700Schasinglulu 	/* unmask SPM ISR (keep TWAM setting) */
386*91f16700Schasinglulu 	mmio_setbits_32(SPM_IRQ_MASK, ISRM_RET_IRQ_AUX);
387*91f16700Schasinglulu 
388*91f16700Schasinglulu 	/* toggle event counter clear */
389*91f16700Schasinglulu 	mmio_clrsetbits_32(PCM_CON1, SPM_EVENT_COUNTER_CLR_LSB,
390*91f16700Schasinglulu 			   SPM_REGWR_CFG_KEY);
391*91f16700Schasinglulu 	/* toggle for reset SYS TIMER start point */
392*91f16700Schasinglulu 	mmio_clrbits_32(SYS_TIMER_CON, SYS_TIMER_START_EN_LSB);
393*91f16700Schasinglulu }
394*91f16700Schasinglulu 
395*91f16700Schasinglulu void __spm_set_pcm_flags(struct pwr_ctrl *pwrctrl)
396*91f16700Schasinglulu {
397*91f16700Schasinglulu 	/* set PCM flags and data */
398*91f16700Schasinglulu 	if (pwrctrl->pcm_flags_cust_clr != 0U) {
399*91f16700Schasinglulu 		pwrctrl->pcm_flags &= ~pwrctrl->pcm_flags_cust_clr;
400*91f16700Schasinglulu 	}
401*91f16700Schasinglulu 
402*91f16700Schasinglulu 	if (pwrctrl->pcm_flags_cust_set != 0U) {
403*91f16700Schasinglulu 		pwrctrl->pcm_flags |= pwrctrl->pcm_flags_cust_set;
404*91f16700Schasinglulu 	}
405*91f16700Schasinglulu 
406*91f16700Schasinglulu 	if (pwrctrl->pcm_flags1_cust_clr != 0U) {
407*91f16700Schasinglulu 		pwrctrl->pcm_flags1 &= ~pwrctrl->pcm_flags1_cust_clr;
408*91f16700Schasinglulu 	}
409*91f16700Schasinglulu 
410*91f16700Schasinglulu 	if (pwrctrl->pcm_flags1_cust_set != 0U) {
411*91f16700Schasinglulu 		pwrctrl->pcm_flags1 |= pwrctrl->pcm_flags1_cust_set;
412*91f16700Schasinglulu 	}
413*91f16700Schasinglulu 
414*91f16700Schasinglulu 	mmio_write_32(SPM_SW_FLAG_0, pwrctrl->pcm_flags);
415*91f16700Schasinglulu 	mmio_write_32(SPM_SW_FLAG_1, pwrctrl->pcm_flags1);
416*91f16700Schasinglulu 	mmio_write_32(SPM_SW_RSV_7, pwrctrl->pcm_flags);
417*91f16700Schasinglulu 	mmio_write_32(SPM_SW_RSV_8, pwrctrl->pcm_flags1);
418*91f16700Schasinglulu }
419*91f16700Schasinglulu 
420*91f16700Schasinglulu void __spm_get_wakeup_status(struct wake_status *wakesta,
421*91f16700Schasinglulu 			     unsigned int ext_status)
422*91f16700Schasinglulu {
423*91f16700Schasinglulu 	wakesta->tr.comm.r12 = mmio_read_32(SPM_BK_WAKE_EVENT);
424*91f16700Schasinglulu 	wakesta->tr.comm.timer_out = mmio_read_32(SPM_BK_PCM_TIMER);
425*91f16700Schasinglulu 	wakesta->tr.comm.r13 = mmio_read_32(PCM_REG13_DATA);
426*91f16700Schasinglulu 	wakesta->tr.comm.req_sta0 = mmio_read_32(SRC_REQ_STA_0);
427*91f16700Schasinglulu 	wakesta->tr.comm.req_sta1 = mmio_read_32(SRC_REQ_STA_1);
428*91f16700Schasinglulu 	wakesta->tr.comm.req_sta2 = mmio_read_32(SRC_REQ_STA_2);
429*91f16700Schasinglulu 	wakesta->tr.comm.req_sta3 = mmio_read_32(SRC_REQ_STA_3);
430*91f16700Schasinglulu 	wakesta->tr.comm.req_sta4 = mmio_read_32(SRC_REQ_STA_4);
431*91f16700Schasinglulu 	wakesta->tr.comm.debug_flag = mmio_read_32(PCM_WDT_LATCH_SPARE_0);
432*91f16700Schasinglulu 	wakesta->tr.comm.debug_flag1 = mmio_read_32(PCM_WDT_LATCH_SPARE_1);
433*91f16700Schasinglulu 
434*91f16700Schasinglulu 	if ((ext_status & SPM_INTERNAL_STATUS_HW_S1) != 0U) {
435*91f16700Schasinglulu 		wakesta->tr.comm.debug_flag |= (SPM_DBG_DEBUG_IDX_DDREN_WAKE |
436*91f16700Schasinglulu 						SPM_DBG_DEBUG_IDX_DDREN_SLEEP);
437*91f16700Schasinglulu 		mmio_write_32(PCM_WDT_LATCH_SPARE_0,
438*91f16700Schasinglulu 			      wakesta->tr.comm.debug_flag);
439*91f16700Schasinglulu 	}
440*91f16700Schasinglulu 
441*91f16700Schasinglulu 	wakesta->tr.comm.b_sw_flag0 = mmio_read_32(SPM_SW_RSV_7);
442*91f16700Schasinglulu 	wakesta->tr.comm.b_sw_flag1 = mmio_read_32(SPM_SW_RSV_8);
443*91f16700Schasinglulu 
444*91f16700Schasinglulu 	/* record below spm info for debug */
445*91f16700Schasinglulu 	wakesta->r12 = mmio_read_32(SPM_BK_WAKE_EVENT);
446*91f16700Schasinglulu 	wakesta->r12_ext = mmio_read_32(SPM_WAKEUP_STA);
447*91f16700Schasinglulu 	wakesta->raw_sta = mmio_read_32(SPM_WAKEUP_STA);
448*91f16700Schasinglulu 	wakesta->raw_ext_sta = mmio_read_32(SPM_WAKEUP_EXT_STA);
449*91f16700Schasinglulu 	wakesta->md32pcm_wakeup_sta = mmio_read_32(MD32PCM_WAKEUP_STA);
450*91f16700Schasinglulu 	wakesta->md32pcm_event_sta = mmio_read_32(MD32PCM_EVENT_STA);
451*91f16700Schasinglulu 	wakesta->src_req = mmio_read_32(SPM_SRC_REQ);
452*91f16700Schasinglulu 
453*91f16700Schasinglulu 	/* backup of SPM_WAKEUP_MISC */
454*91f16700Schasinglulu 	wakesta->wake_misc = mmio_read_32(SPM_BK_WAKE_MISC);
455*91f16700Schasinglulu 
456*91f16700Schasinglulu 	/* get sleep time, backup of PCM_TIMER_OUT */
457*91f16700Schasinglulu 	wakesta->timer_out = mmio_read_32(SPM_BK_PCM_TIMER);
458*91f16700Schasinglulu 
459*91f16700Schasinglulu 	/* get other SYS and co-clock status */
460*91f16700Schasinglulu 	wakesta->r13 = mmio_read_32(PCM_REG13_DATA);
461*91f16700Schasinglulu 	wakesta->idle_sta = mmio_read_32(SUBSYS_IDLE_STA);
462*91f16700Schasinglulu 	wakesta->req_sta0 = mmio_read_32(SRC_REQ_STA_0);
463*91f16700Schasinglulu 	wakesta->req_sta1 = mmio_read_32(SRC_REQ_STA_1);
464*91f16700Schasinglulu 	wakesta->req_sta2 = mmio_read_32(SRC_REQ_STA_2);
465*91f16700Schasinglulu 	wakesta->req_sta3 = mmio_read_32(SRC_REQ_STA_3);
466*91f16700Schasinglulu 	wakesta->req_sta4 = mmio_read_32(SRC_REQ_STA_4);
467*91f16700Schasinglulu 
468*91f16700Schasinglulu 	/* get HW CG check status */
469*91f16700Schasinglulu 	wakesta->cg_check_sta = mmio_read_32(SPM_CG_CHECK_STA);
470*91f16700Schasinglulu 
471*91f16700Schasinglulu 	/* get debug flag for PCM execution check */
472*91f16700Schasinglulu 	wakesta->debug_flag = mmio_read_32(PCM_WDT_LATCH_SPARE_0);
473*91f16700Schasinglulu 	wakesta->debug_flag1 = mmio_read_32(PCM_WDT_LATCH_SPARE_1);
474*91f16700Schasinglulu 
475*91f16700Schasinglulu 	/* get backup SW flag status */
476*91f16700Schasinglulu 	wakesta->b_sw_flag0 = mmio_read_32(SPM_SW_RSV_7);
477*91f16700Schasinglulu 	wakesta->b_sw_flag1 = mmio_read_32(SPM_SW_RSV_8);
478*91f16700Schasinglulu 
479*91f16700Schasinglulu 	wakesta->rt_req_sta0 = mmio_read_32(SPM_SW_RSV_2);
480*91f16700Schasinglulu 	wakesta->rt_req_sta1 = mmio_read_32(SPM_SW_RSV_3);
481*91f16700Schasinglulu 	wakesta->rt_req_sta2 = mmio_read_32(SPM_SW_RSV_4);
482*91f16700Schasinglulu 	wakesta->rt_req_sta3 = mmio_read_32(SPM_SW_RSV_5);
483*91f16700Schasinglulu 	wakesta->rt_req_sta4 = mmio_read_32(SPM_SW_RSV_6);
484*91f16700Schasinglulu 
485*91f16700Schasinglulu 	/* get ISR status */
486*91f16700Schasinglulu 	wakesta->isr = mmio_read_32(SPM_IRQ_STA);
487*91f16700Schasinglulu 
488*91f16700Schasinglulu 	/* get SW flag status */
489*91f16700Schasinglulu 	wakesta->sw_flag0 = mmio_read_32(SPM_SW_FLAG_0);
490*91f16700Schasinglulu 	wakesta->sw_flag1 = mmio_read_32(SPM_SW_FLAG_1);
491*91f16700Schasinglulu 
492*91f16700Schasinglulu 	/* get CLK SETTLE */
493*91f16700Schasinglulu 	wakesta->clk_settle = mmio_read_32(SPM_CLK_SETTLE);
494*91f16700Schasinglulu 
495*91f16700Schasinglulu 	/* check abort */
496*91f16700Schasinglulu 	wakesta->abort = (wakesta->debug_flag & DEBUG_ABORT_MASK) |
497*91f16700Schasinglulu 			 (wakesta->debug_flag1 & DEBUG_ABORT_MASK_1);
498*91f16700Schasinglulu }
499*91f16700Schasinglulu 
500*91f16700Schasinglulu void __spm_clean_after_wakeup(void)
501*91f16700Schasinglulu {
502*91f16700Schasinglulu 	mmio_write_32(SPM_BK_WAKE_EVENT,
503*91f16700Schasinglulu 		      mmio_read_32(SPM_WAKEUP_STA) |
504*91f16700Schasinglulu 		      mmio_read_32(SPM_BK_WAKE_EVENT));
505*91f16700Schasinglulu 	mmio_write_32(SPM_CPU_WAKEUP_EVENT, 0);
506*91f16700Schasinglulu 
507*91f16700Schasinglulu 	/*
508*91f16700Schasinglulu 	 * clean wakeup event raw status (for edge trigger event)
509*91f16700Schasinglulu 	 * bit[28] for cpu wake up event
510*91f16700Schasinglulu 	 */
511*91f16700Schasinglulu 	mmio_write_32(SPM_WAKEUP_EVENT_MASK, SPM_WAKEUP_EVENT_MASK_CLEAN_MASK);
512*91f16700Schasinglulu 
513*91f16700Schasinglulu 	/* clean ISR status (except TWAM) */
514*91f16700Schasinglulu 	mmio_setbits_32(SPM_IRQ_MASK, ISRM_ALL_EXC_TWAM);
515*91f16700Schasinglulu 	mmio_write_32(SPM_IRQ_STA, ISRC_ALL_EXC_TWAM);
516*91f16700Schasinglulu 	mmio_write_32(SPM_SWINT_CLR, PCM_SW_INT_ALL);
517*91f16700Schasinglulu }
518*91f16700Schasinglulu 
519*91f16700Schasinglulu void __spm_set_pcm_wdt(int en)
520*91f16700Schasinglulu {
521*91f16700Schasinglulu 	mmio_clrsetbits_32(PCM_CON1, RG_PCM_WDT_EN_LSB,
522*91f16700Schasinglulu 			   SPM_REGWR_CFG_KEY);
523*91f16700Schasinglulu 
524*91f16700Schasinglulu 	if (en == 1) {
525*91f16700Schasinglulu 		mmio_clrsetbits_32(PCM_CON1, RG_PCM_WDT_WAKE_LSB,
526*91f16700Schasinglulu 				   SPM_REGWR_CFG_KEY);
527*91f16700Schasinglulu 
528*91f16700Schasinglulu 		if (mmio_read_32(PCM_TIMER_VAL) > PCM_TIMER_MAX) {
529*91f16700Schasinglulu 			mmio_write_32(PCM_TIMER_VAL, PCM_TIMER_MAX);
530*91f16700Schasinglulu 		}
531*91f16700Schasinglulu 
532*91f16700Schasinglulu 		mmio_write_32(PCM_WDT_VAL,
533*91f16700Schasinglulu 			      mmio_read_32(PCM_TIMER_VAL) + PCM_WDT_TIMEOUT);
534*91f16700Schasinglulu 		mmio_setbits_32(PCM_CON1,
535*91f16700Schasinglulu 				SPM_REGWR_CFG_KEY | RG_PCM_WDT_EN_LSB);
536*91f16700Schasinglulu 	}
537*91f16700Schasinglulu }
538*91f16700Schasinglulu 
539*91f16700Schasinglulu void __spm_send_cpu_wakeup_event(void)
540*91f16700Schasinglulu {
541*91f16700Schasinglulu 	/* SPM will clear SPM_CPU_WAKEUP_EVENT */
542*91f16700Schasinglulu 	mmio_write_32(SPM_CPU_WAKEUP_EVENT, 1);
543*91f16700Schasinglulu }
544*91f16700Schasinglulu 
545*91f16700Schasinglulu void __spm_ext_int_wakeup_req_clr(void)
546*91f16700Schasinglulu {
547*91f16700Schasinglulu 	mmio_write_32(EXT_INT_WAKEUP_REQ_CLR, mmio_read_32(ROOT_CPUTOP_ADDR));
548*91f16700Schasinglulu 
549*91f16700Schasinglulu 	/* Clear spm2mcupm wakeup interrupt status */
550*91f16700Schasinglulu 	mmio_write_32(SPM2MCUPM_CON, 0);
551*91f16700Schasinglulu }
552*91f16700Schasinglulu 
553*91f16700Schasinglulu void __spm_xo_soc_bblpm(int en)
554*91f16700Schasinglulu {
555*91f16700Schasinglulu 	if (en == 1) {
556*91f16700Schasinglulu 		mmio_clrsetbits_32(RC_M00_SRCLKEN_CFG,
557*91f16700Schasinglulu 				   RC_SW_SRCLKEN_FPM, RC_SW_SRCLKEN_RC);
558*91f16700Schasinglulu 		assert(mt_spm_bblpm_cnt == 0);
559*91f16700Schasinglulu 		mt_spm_bblpm_cnt += 1;
560*91f16700Schasinglulu 	} else {
561*91f16700Schasinglulu 		mmio_clrsetbits_32(RC_M00_SRCLKEN_CFG,
562*91f16700Schasinglulu 				   RC_SW_SRCLKEN_RC, RC_SW_SRCLKEN_FPM);
563*91f16700Schasinglulu 		mt_spm_bblpm_cnt -= 1;
564*91f16700Schasinglulu 	}
565*91f16700Schasinglulu }
566*91f16700Schasinglulu 
567*91f16700Schasinglulu void __spm_hw_s1_state_monitor(int en, unsigned int *status)
568*91f16700Schasinglulu {
569*91f16700Schasinglulu 	unsigned int reg;
570*91f16700Schasinglulu 
571*91f16700Schasinglulu 	reg = mmio_read_32(SPM_ACK_CHK_CON_3);
572*91f16700Schasinglulu 
573*91f16700Schasinglulu 	if (en == 1) {
574*91f16700Schasinglulu 		reg &= ~SPM_ACK_CHK_3_CON_CLR_ALL;
575*91f16700Schasinglulu 		mmio_write_32(SPM_ACK_CHK_CON_3, reg);
576*91f16700Schasinglulu 		reg |= SPM_ACK_CHK_3_CON_EN;
577*91f16700Schasinglulu 		mmio_write_32(SPM_ACK_CHK_CON_3, reg);
578*91f16700Schasinglulu 	} else {
579*91f16700Schasinglulu 		if (((reg & SPM_ACK_CHK_3_CON_RESULT) != 0U) &&
580*91f16700Schasinglulu 		    (status != NULL)) {
581*91f16700Schasinglulu 			*status |= SPM_INTERNAL_STATUS_HW_S1;
582*91f16700Schasinglulu 		}
583*91f16700Schasinglulu 
584*91f16700Schasinglulu 		mmio_clrsetbits_32(SPM_ACK_CHK_CON_3, SPM_ACK_CHK_3_CON_EN,
585*91f16700Schasinglulu 				   SPM_ACK_CHK_3_CON_HW_MODE_TRIG |
586*91f16700Schasinglulu 				   SPM_ACK_CHK_3_CON_CLR_ALL);
587*91f16700Schasinglulu 	}
588*91f16700Schasinglulu }
589