xref: /arm-trusted-firmware/plat/mediatek/mt8192/drivers/dfd/plat_dfd.h (revision 91f16700b400a8c0651d24a598fc48ee2997a0d7)
1*91f16700Schasinglulu /*
2*91f16700Schasinglulu  * Copyright (c) 2021, MediaTek Inc. All rights reserved.
3*91f16700Schasinglulu  *
4*91f16700Schasinglulu  * SPDX-License-Identifier: BSD-3-Clause
5*91f16700Schasinglulu  */
6*91f16700Schasinglulu 
7*91f16700Schasinglulu #ifndef PLAT_DFD_H
8*91f16700Schasinglulu #define PLAT_DFD_H
9*91f16700Schasinglulu 
10*91f16700Schasinglulu #include <arch_helpers.h>
11*91f16700Schasinglulu #include <lib/mmio.h>
12*91f16700Schasinglulu #include <platform_def.h>
13*91f16700Schasinglulu 
14*91f16700Schasinglulu #define sync_writel(addr, val)	do { mmio_write_32((addr), (val)); \
15*91f16700Schasinglulu 				dsbsy(); \
16*91f16700Schasinglulu 				} while (0)
17*91f16700Schasinglulu 
18*91f16700Schasinglulu #define PLAT_MTK_DFD_SETUP_MAGIC		(0x99716150)
19*91f16700Schasinglulu #define PLAT_MTK_DFD_READ_MAGIC			(0x99716151)
20*91f16700Schasinglulu #define PLAT_MTK_DFD_WRITE_MAGIC		(0x99716152)
21*91f16700Schasinglulu 
22*91f16700Schasinglulu #define MCU_BIU_BASE				(MCUCFG_BASE)
23*91f16700Schasinglulu #define MISC1_CFG_BASE				(MCU_BIU_BASE + 0xE040)
24*91f16700Schasinglulu #define DFD_INTERNAL_CTL			(MISC1_CFG_BASE + 0x00)
25*91f16700Schasinglulu #define DFD_INTERNAL_PWR_ON			(MISC1_CFG_BASE + 0x08)
26*91f16700Schasinglulu #define DFD_CHAIN_LENGTH0			(MISC1_CFG_BASE + 0x0C)
27*91f16700Schasinglulu #define DFD_INTERNAL_SHIFT_CLK_RATIO		(MISC1_CFG_BASE + 0x10)
28*91f16700Schasinglulu #define DFD_CHAIN_LENGTH1			(MISC1_CFG_BASE + 0x1C)
29*91f16700Schasinglulu #define DFD_CHAIN_LENGTH2			(MISC1_CFG_BASE + 0x20)
30*91f16700Schasinglulu #define DFD_CHAIN_LENGTH3			(MISC1_CFG_BASE + 0x24)
31*91f16700Schasinglulu #define DFD_INTERNAL_TEST_SO_0			(MISC1_CFG_BASE + 0x28)
32*91f16700Schasinglulu #define DFD_INTERNAL_NUM_OF_TEST_SO_GROUP	(MISC1_CFG_BASE + 0x30)
33*91f16700Schasinglulu #define DFD_INTERNAL_TEST_SO_OVER_64		(MISC1_CFG_BASE + 0x34)
34*91f16700Schasinglulu #define DFD_V30_CTL				(MISC1_CFG_BASE + 0x48)
35*91f16700Schasinglulu #define DFD_V30_BASE_ADDR			(MISC1_CFG_BASE + 0x4C)
36*91f16700Schasinglulu #define DFD_POWER_CTL				(MISC1_CFG_BASE + 0x50)
37*91f16700Schasinglulu #define DFD_TEST_SI_0				(MISC1_CFG_BASE + 0x58)
38*91f16700Schasinglulu #define DFD_TEST_SI_1				(MISC1_CFG_BASE + 0x5C)
39*91f16700Schasinglulu #define DFD_CLEAN_STATUS			(MISC1_CFG_BASE + 0x60)
40*91f16700Schasinglulu #define DFD_TEST_SI_2				(MISC1_CFG_BASE + 0x1D8)
41*91f16700Schasinglulu #define DFD_TEST_SI_3				(MISC1_CFG_BASE + 0x1DC)
42*91f16700Schasinglulu #define DFD_HW_TRIGGER_MASK			(MISC1_CFG_BASE + 0xBC)
43*91f16700Schasinglulu 
44*91f16700Schasinglulu #define DFD_V35_ENALBE				(MCU_BIU_BASE + 0xE0A8)
45*91f16700Schasinglulu #define DFD_V35_TAP_NUMBER			(MCU_BIU_BASE + 0xE0AC)
46*91f16700Schasinglulu #define DFD_V35_TAP_EN				(MCU_BIU_BASE + 0xE0B0)
47*91f16700Schasinglulu #define DFD_V35_CTL				(MCU_BIU_BASE + 0xE0B4)
48*91f16700Schasinglulu #define DFD_V35_SEQ0_0				(MCU_BIU_BASE + 0xE0C0)
49*91f16700Schasinglulu #define DFD_V35_SEQ0_1				(MCU_BIU_BASE + 0xE0C4)
50*91f16700Schasinglulu 
51*91f16700Schasinglulu #define DFD_O_PROTECT_EN_REG			(0x10001220)
52*91f16700Schasinglulu #define DFD_O_INTRF_MCU_PWR_CTL_MASK		(0x10001A3C)
53*91f16700Schasinglulu #define DFD_O_SET_BASEADDR_REG			(0x10043034)
54*91f16700Schasinglulu 
55*91f16700Schasinglulu #define DFD_CACHE_DUMP_ENABLE			1U
56*91f16700Schasinglulu #define DFD_PARITY_ERR_TRIGGER			2U
57*91f16700Schasinglulu 
58*91f16700Schasinglulu #define DFD_TEST_SI_0_CACHE_DIS_VAL		(0x1E000202)
59*91f16700Schasinglulu #define DFD_TEST_SI_0_CACHE_EN_VAL		(0x1E000002)
60*91f16700Schasinglulu #define DFD_TEST_SI_1_VAL			(0x20408100)
61*91f16700Schasinglulu #define DFD_TEST_SI_2_VAL			(0x10101000)
62*91f16700Schasinglulu #define DFD_TEST_SI_3_VAL			(0x00000010)
63*91f16700Schasinglulu #define	DFD_V35_TAP_EN_VAL			(0x43FF)
64*91f16700Schasinglulu #define	DFD_V35_SEQ0_0_VAL			(0x63668820)
65*91f16700Schasinglulu 
66*91f16700Schasinglulu void dfd_resume(void);
67*91f16700Schasinglulu uint64_t dfd_smc_dispatcher(uint64_t arg0, uint64_t arg1,
68*91f16700Schasinglulu 			    uint64_t arg2, uint64_t arg3);
69*91f16700Schasinglulu 
70*91f16700Schasinglulu #endif /* PLAT_DFD_H */
71