1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (c) 2021, MediaTek Inc. All rights reserved. 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu */ 6*91f16700Schasinglulu 7*91f16700Schasinglulu #include <assert.h> 8*91f16700Schasinglulu #include <arch_helpers.h> 9*91f16700Schasinglulu #include <common/debug.h> 10*91f16700Schasinglulu #include <drivers/gpio.h> 11*91f16700Schasinglulu #include <lib/psci/psci.h> 12*91f16700Schasinglulu 13*91f16700Schasinglulu #include <mt_gic_v3.h> 14*91f16700Schasinglulu #include <mtspmc.h> 15*91f16700Schasinglulu #include <plat/common/platform.h> 16*91f16700Schasinglulu #include <plat_dfd.h> 17*91f16700Schasinglulu #include <plat_mtk_lpm.h> 18*91f16700Schasinglulu #include <plat_params.h> 19*91f16700Schasinglulu #include <plat_pm.h> 20*91f16700Schasinglulu #include <pmic.h> 21*91f16700Schasinglulu #include <rtc.h> 22*91f16700Schasinglulu 23*91f16700Schasinglulu /* 24*91f16700Schasinglulu * Cluster state request: 25*91f16700Schasinglulu * [0] : The CPU requires cluster power down 26*91f16700Schasinglulu * [1] : The CPU requires cluster power on 27*91f16700Schasinglulu */ 28*91f16700Schasinglulu #define coordinate_cluster(onoff) write_clusterpwrdn_el1(onoff) 29*91f16700Schasinglulu #define coordinate_cluster_pwron() coordinate_cluster(1) 30*91f16700Schasinglulu #define coordinate_cluster_pwroff() coordinate_cluster(0) 31*91f16700Schasinglulu 32*91f16700Schasinglulu /* platform secure entry point */ 33*91f16700Schasinglulu static uintptr_t secure_entrypoint; 34*91f16700Schasinglulu /* per-CPU power state */ 35*91f16700Schasinglulu static unsigned int plat_power_state[PLATFORM_CORE_COUNT]; 36*91f16700Schasinglulu 37*91f16700Schasinglulu /* platform CPU power domain - ops */ 38*91f16700Schasinglulu static const struct mt_lpm_tz *plat_mt_pm; 39*91f16700Schasinglulu 40*91f16700Schasinglulu static inline int plat_mt_pm_invoke(int (*func)(unsigned int cpu, 41*91f16700Schasinglulu const psci_power_state_t *state), 42*91f16700Schasinglulu int cpu, const psci_power_state_t *state) 43*91f16700Schasinglulu { 44*91f16700Schasinglulu int ret = -1; 45*91f16700Schasinglulu 46*91f16700Schasinglulu if (func != NULL) { 47*91f16700Schasinglulu ret = func(cpu, state); 48*91f16700Schasinglulu } 49*91f16700Schasinglulu return ret; 50*91f16700Schasinglulu } 51*91f16700Schasinglulu 52*91f16700Schasinglulu /* 53*91f16700Schasinglulu * Common MTK_platform operations to power on/off a 54*91f16700Schasinglulu * CPU in response to a CPU_ON, CPU_OFF or CPU_SUSPEND request. 55*91f16700Schasinglulu */ 56*91f16700Schasinglulu static void plat_cpu_pwrdwn_common(unsigned int cpu, 57*91f16700Schasinglulu const psci_power_state_t *state, unsigned int req_pstate) 58*91f16700Schasinglulu { 59*91f16700Schasinglulu assert(cpu == plat_my_core_pos()); 60*91f16700Schasinglulu assert(plat_mt_pm != NULL); 61*91f16700Schasinglulu 62*91f16700Schasinglulu (void)plat_mt_pm_invoke(plat_mt_pm->pwr_cpu_dwn, cpu, state); 63*91f16700Schasinglulu 64*91f16700Schasinglulu if ((psci_get_pstate_pwrlvl(req_pstate) >= MTK_AFFLVL_CLUSTER) || 65*91f16700Schasinglulu (req_pstate == 0U)) { /* hotplug off */ 66*91f16700Schasinglulu coordinate_cluster_pwroff(); 67*91f16700Schasinglulu } 68*91f16700Schasinglulu 69*91f16700Schasinglulu /* Prevent interrupts from spuriously waking up this CPU */ 70*91f16700Schasinglulu mt_gic_rdistif_save(); 71*91f16700Schasinglulu gicv3_cpuif_disable(cpu); 72*91f16700Schasinglulu gicv3_rdistif_off(cpu); 73*91f16700Schasinglulu } 74*91f16700Schasinglulu 75*91f16700Schasinglulu static void plat_cpu_pwron_common(unsigned int cpu, 76*91f16700Schasinglulu const psci_power_state_t *state, unsigned int req_pstate) 77*91f16700Schasinglulu { 78*91f16700Schasinglulu assert(cpu == plat_my_core_pos()); 79*91f16700Schasinglulu assert(plat_mt_pm != NULL); 80*91f16700Schasinglulu 81*91f16700Schasinglulu (void)plat_mt_pm_invoke(plat_mt_pm->pwr_cpu_on, cpu, state); 82*91f16700Schasinglulu 83*91f16700Schasinglulu coordinate_cluster_pwron(); 84*91f16700Schasinglulu 85*91f16700Schasinglulu /* 86*91f16700Schasinglulu * If mcusys does power down before then restore 87*91f16700Schasinglulu * all CPUs' GIC Redistributors 88*91f16700Schasinglulu */ 89*91f16700Schasinglulu if (IS_MCUSYS_OFF_STATE(state)) { 90*91f16700Schasinglulu mt_gic_rdistif_restore_all(); 91*91f16700Schasinglulu } else { 92*91f16700Schasinglulu gicv3_rdistif_on(cpu); 93*91f16700Schasinglulu gicv3_cpuif_enable(cpu); 94*91f16700Schasinglulu mt_gic_rdistif_init(); 95*91f16700Schasinglulu mt_gic_rdistif_restore(); 96*91f16700Schasinglulu } 97*91f16700Schasinglulu } 98*91f16700Schasinglulu 99*91f16700Schasinglulu /* 100*91f16700Schasinglulu * Common MTK_platform operations to power on/off a 101*91f16700Schasinglulu * cluster in response to a CPU_ON, CPU_OFF or CPU_SUSPEND request. 102*91f16700Schasinglulu */ 103*91f16700Schasinglulu static void plat_cluster_pwrdwn_common(unsigned int cpu, 104*91f16700Schasinglulu const psci_power_state_t *state, unsigned int req_pstate) 105*91f16700Schasinglulu { 106*91f16700Schasinglulu assert(cpu == plat_my_core_pos()); 107*91f16700Schasinglulu assert(plat_mt_pm != NULL); 108*91f16700Schasinglulu 109*91f16700Schasinglulu if (plat_mt_pm_invoke(plat_mt_pm->pwr_cluster_dwn, cpu, state) != 0) { 110*91f16700Schasinglulu coordinate_cluster_pwron(); 111*91f16700Schasinglulu 112*91f16700Schasinglulu /* 113*91f16700Schasinglulu * TODO: 114*91f16700Schasinglulu * Return on fail and add a 'return' here before 115*91f16700Schasinglulu * adding any code following the if-block. 116*91f16700Schasinglulu */ 117*91f16700Schasinglulu } 118*91f16700Schasinglulu } 119*91f16700Schasinglulu 120*91f16700Schasinglulu static void plat_cluster_pwron_common(unsigned int cpu, 121*91f16700Schasinglulu const psci_power_state_t *state, unsigned int req_pstate) 122*91f16700Schasinglulu { 123*91f16700Schasinglulu assert(cpu == plat_my_core_pos()); 124*91f16700Schasinglulu assert(plat_mt_pm != NULL); 125*91f16700Schasinglulu 126*91f16700Schasinglulu if (plat_mt_pm_invoke(plat_mt_pm->pwr_cluster_on, cpu, state) != 0) { 127*91f16700Schasinglulu /* 128*91f16700Schasinglulu * TODO: 129*91f16700Schasinglulu * return on fail and add a 'return' here before 130*91f16700Schasinglulu * adding any code following the if-block. 131*91f16700Schasinglulu */ 132*91f16700Schasinglulu } 133*91f16700Schasinglulu } 134*91f16700Schasinglulu 135*91f16700Schasinglulu /* 136*91f16700Schasinglulu * Common MTK_platform operations to power on/off a 137*91f16700Schasinglulu * mcusys in response to a CPU_ON, CPU_OFF or CPU_SUSPEND request. 138*91f16700Schasinglulu */ 139*91f16700Schasinglulu static void plat_mcusys_pwrdwn_common(unsigned int cpu, 140*91f16700Schasinglulu const psci_power_state_t *state, unsigned int req_pstate) 141*91f16700Schasinglulu { 142*91f16700Schasinglulu assert(cpu == plat_my_core_pos()); 143*91f16700Schasinglulu assert(plat_mt_pm != NULL); 144*91f16700Schasinglulu 145*91f16700Schasinglulu if (plat_mt_pm_invoke(plat_mt_pm->pwr_mcusys_dwn, cpu, state) != 0) { 146*91f16700Schasinglulu return; /* return on fail */ 147*91f16700Schasinglulu } 148*91f16700Schasinglulu 149*91f16700Schasinglulu mt_gic_distif_save(); 150*91f16700Schasinglulu gic_sgi_save_all(); 151*91f16700Schasinglulu } 152*91f16700Schasinglulu 153*91f16700Schasinglulu static void plat_mcusys_pwron_common(unsigned int cpu, 154*91f16700Schasinglulu const psci_power_state_t *state, unsigned int req_pstate) 155*91f16700Schasinglulu { 156*91f16700Schasinglulu assert(cpu == plat_my_core_pos()); 157*91f16700Schasinglulu assert(plat_mt_pm != NULL); 158*91f16700Schasinglulu 159*91f16700Schasinglulu if (plat_mt_pm_invoke(plat_mt_pm->pwr_mcusys_on, cpu, state) != 0) { 160*91f16700Schasinglulu /* return on fail */ 161*91f16700Schasinglulu return; 162*91f16700Schasinglulu } 163*91f16700Schasinglulu 164*91f16700Schasinglulu mt_gic_init(); 165*91f16700Schasinglulu mt_gic_distif_restore(); 166*91f16700Schasinglulu gic_sgi_restore_all(); 167*91f16700Schasinglulu 168*91f16700Schasinglulu dfd_resume(); 169*91f16700Schasinglulu 170*91f16700Schasinglulu (void)plat_mt_pm_invoke(plat_mt_pm->pwr_mcusys_on_finished, cpu, state); 171*91f16700Schasinglulu } 172*91f16700Schasinglulu 173*91f16700Schasinglulu /* plat_psci_ops implementation */ 174*91f16700Schasinglulu static void plat_cpu_standby(plat_local_state_t cpu_state) 175*91f16700Schasinglulu { 176*91f16700Schasinglulu uint64_t scr; 177*91f16700Schasinglulu 178*91f16700Schasinglulu scr = read_scr_el3(); 179*91f16700Schasinglulu write_scr_el3(scr | SCR_IRQ_BIT | SCR_FIQ_BIT); 180*91f16700Schasinglulu 181*91f16700Schasinglulu isb(); 182*91f16700Schasinglulu dsb(); 183*91f16700Schasinglulu wfi(); 184*91f16700Schasinglulu 185*91f16700Schasinglulu write_scr_el3(scr); 186*91f16700Schasinglulu } 187*91f16700Schasinglulu 188*91f16700Schasinglulu static int plat_power_domain_on(u_register_t mpidr) 189*91f16700Schasinglulu { 190*91f16700Schasinglulu unsigned int cpu = (unsigned int)plat_core_pos_by_mpidr(mpidr); 191*91f16700Schasinglulu unsigned int cluster = 0U; 192*91f16700Schasinglulu 193*91f16700Schasinglulu if (cpu >= PLATFORM_CORE_COUNT) { 194*91f16700Schasinglulu return PSCI_E_INVALID_PARAMS; 195*91f16700Schasinglulu } 196*91f16700Schasinglulu 197*91f16700Schasinglulu if (!spm_get_cluster_powerstate(cluster)) { 198*91f16700Schasinglulu spm_poweron_cluster(cluster); 199*91f16700Schasinglulu } 200*91f16700Schasinglulu 201*91f16700Schasinglulu /* init CPU reset arch as AARCH64 */ 202*91f16700Schasinglulu mcucfg_init_archstate(cluster, cpu, true); 203*91f16700Schasinglulu mcucfg_set_bootaddr(cluster, cpu, secure_entrypoint); 204*91f16700Schasinglulu spm_poweron_cpu(cluster, cpu); 205*91f16700Schasinglulu 206*91f16700Schasinglulu return PSCI_E_SUCCESS; 207*91f16700Schasinglulu } 208*91f16700Schasinglulu 209*91f16700Schasinglulu static void plat_power_domain_on_finish(const psci_power_state_t *state) 210*91f16700Schasinglulu { 211*91f16700Schasinglulu unsigned long mpidr = read_mpidr_el1(); 212*91f16700Schasinglulu unsigned int cpu = (unsigned int)plat_core_pos_by_mpidr(mpidr); 213*91f16700Schasinglulu 214*91f16700Schasinglulu assert(cpu < PLATFORM_CORE_COUNT); 215*91f16700Schasinglulu 216*91f16700Schasinglulu /* Allow IRQs to wakeup this core in IDLE flow */ 217*91f16700Schasinglulu mcucfg_enable_gic_wakeup(0U, cpu); 218*91f16700Schasinglulu 219*91f16700Schasinglulu if (IS_CLUSTER_OFF_STATE(state)) { 220*91f16700Schasinglulu plat_cluster_pwron_common(cpu, state, 0U); 221*91f16700Schasinglulu } 222*91f16700Schasinglulu 223*91f16700Schasinglulu plat_cpu_pwron_common(cpu, state, 0U); 224*91f16700Schasinglulu } 225*91f16700Schasinglulu 226*91f16700Schasinglulu static void plat_power_domain_off(const psci_power_state_t *state) 227*91f16700Schasinglulu { 228*91f16700Schasinglulu unsigned long mpidr = read_mpidr_el1(); 229*91f16700Schasinglulu unsigned int cpu = (unsigned int)plat_core_pos_by_mpidr(mpidr); 230*91f16700Schasinglulu 231*91f16700Schasinglulu assert(cpu < PLATFORM_CORE_COUNT); 232*91f16700Schasinglulu 233*91f16700Schasinglulu plat_cpu_pwrdwn_common(cpu, state, 0U); 234*91f16700Schasinglulu spm_poweroff_cpu(0U, cpu); 235*91f16700Schasinglulu 236*91f16700Schasinglulu /* prevent unintended IRQs from waking up the hot-unplugged core */ 237*91f16700Schasinglulu mcucfg_disable_gic_wakeup(0U, cpu); 238*91f16700Schasinglulu 239*91f16700Schasinglulu if (IS_CLUSTER_OFF_STATE(state)) { 240*91f16700Schasinglulu plat_cluster_pwrdwn_common(cpu, state, 0U); 241*91f16700Schasinglulu } 242*91f16700Schasinglulu } 243*91f16700Schasinglulu 244*91f16700Schasinglulu static void plat_power_domain_suspend(const psci_power_state_t *state) 245*91f16700Schasinglulu { 246*91f16700Schasinglulu unsigned int cpu = plat_my_core_pos(); 247*91f16700Schasinglulu 248*91f16700Schasinglulu assert(cpu < PLATFORM_CORE_COUNT); 249*91f16700Schasinglulu assert(plat_mt_pm != NULL); 250*91f16700Schasinglulu 251*91f16700Schasinglulu (void)plat_mt_pm_invoke(plat_mt_pm->pwr_prompt, cpu, state); 252*91f16700Schasinglulu 253*91f16700Schasinglulu /* Perform the common CPU specific operations */ 254*91f16700Schasinglulu plat_cpu_pwrdwn_common(cpu, state, plat_power_state[cpu]); 255*91f16700Schasinglulu 256*91f16700Schasinglulu if (IS_CLUSTER_OFF_STATE(state)) { 257*91f16700Schasinglulu /* Perform the common cluster specific operations */ 258*91f16700Schasinglulu plat_cluster_pwrdwn_common(cpu, state, plat_power_state[cpu]); 259*91f16700Schasinglulu } 260*91f16700Schasinglulu 261*91f16700Schasinglulu if (IS_MCUSYS_OFF_STATE(state)) { 262*91f16700Schasinglulu /* Perform the common mcusys specific operations */ 263*91f16700Schasinglulu plat_mcusys_pwrdwn_common(cpu, state, plat_power_state[cpu]); 264*91f16700Schasinglulu } 265*91f16700Schasinglulu } 266*91f16700Schasinglulu 267*91f16700Schasinglulu static void plat_power_domain_suspend_finish(const psci_power_state_t *state) 268*91f16700Schasinglulu { 269*91f16700Schasinglulu unsigned int cpu = plat_my_core_pos(); 270*91f16700Schasinglulu 271*91f16700Schasinglulu assert(cpu < PLATFORM_CORE_COUNT); 272*91f16700Schasinglulu assert(plat_mt_pm != NULL); 273*91f16700Schasinglulu 274*91f16700Schasinglulu if (IS_MCUSYS_OFF_STATE(state)) { 275*91f16700Schasinglulu /* Perform the common mcusys specific operations */ 276*91f16700Schasinglulu plat_mcusys_pwron_common(cpu, state, plat_power_state[cpu]); 277*91f16700Schasinglulu } 278*91f16700Schasinglulu 279*91f16700Schasinglulu if (IS_CLUSTER_OFF_STATE(state)) { 280*91f16700Schasinglulu /* Perform the common cluster specific operations */ 281*91f16700Schasinglulu plat_cluster_pwron_common(cpu, state, plat_power_state[cpu]); 282*91f16700Schasinglulu } 283*91f16700Schasinglulu 284*91f16700Schasinglulu /* Perform the common CPU specific operations */ 285*91f16700Schasinglulu plat_cpu_pwron_common(cpu, state, plat_power_state[cpu]); 286*91f16700Schasinglulu 287*91f16700Schasinglulu (void)plat_mt_pm_invoke(plat_mt_pm->pwr_reflect, cpu, state); 288*91f16700Schasinglulu } 289*91f16700Schasinglulu 290*91f16700Schasinglulu static int plat_validate_power_state(unsigned int power_state, 291*91f16700Schasinglulu psci_power_state_t *req_state) 292*91f16700Schasinglulu { 293*91f16700Schasinglulu unsigned int pstate = psci_get_pstate_type(power_state); 294*91f16700Schasinglulu unsigned int aff_lvl = psci_get_pstate_pwrlvl(power_state); 295*91f16700Schasinglulu unsigned int cpu = plat_my_core_pos(); 296*91f16700Schasinglulu 297*91f16700Schasinglulu if (aff_lvl > PLAT_MAX_PWR_LVL) { 298*91f16700Schasinglulu return PSCI_E_INVALID_PARAMS; 299*91f16700Schasinglulu } 300*91f16700Schasinglulu 301*91f16700Schasinglulu if (pstate == PSTATE_TYPE_STANDBY) { 302*91f16700Schasinglulu req_state->pwr_domain_state[0] = PLAT_MAX_RET_STATE; 303*91f16700Schasinglulu } else { 304*91f16700Schasinglulu unsigned int i; 305*91f16700Schasinglulu unsigned int pstate_id = psci_get_pstate_id(power_state); 306*91f16700Schasinglulu plat_local_state_t s = MTK_LOCAL_STATE_OFF; 307*91f16700Schasinglulu 308*91f16700Schasinglulu /* Use pstate_id to be power domain state */ 309*91f16700Schasinglulu if (pstate_id > s) { 310*91f16700Schasinglulu s = (plat_local_state_t)pstate_id; 311*91f16700Schasinglulu } 312*91f16700Schasinglulu 313*91f16700Schasinglulu for (i = 0U; i <= aff_lvl; i++) { 314*91f16700Schasinglulu req_state->pwr_domain_state[i] = s; 315*91f16700Schasinglulu } 316*91f16700Schasinglulu } 317*91f16700Schasinglulu 318*91f16700Schasinglulu plat_power_state[cpu] = power_state; 319*91f16700Schasinglulu return PSCI_E_SUCCESS; 320*91f16700Schasinglulu } 321*91f16700Schasinglulu 322*91f16700Schasinglulu static void plat_get_sys_suspend_power_state(psci_power_state_t *req_state) 323*91f16700Schasinglulu { 324*91f16700Schasinglulu unsigned int lv; 325*91f16700Schasinglulu unsigned int cpu = plat_my_core_pos(); 326*91f16700Schasinglulu 327*91f16700Schasinglulu for (lv = PSCI_CPU_PWR_LVL; lv <= PLAT_MAX_PWR_LVL; lv++) { 328*91f16700Schasinglulu req_state->pwr_domain_state[lv] = PLAT_MAX_OFF_STATE; 329*91f16700Schasinglulu } 330*91f16700Schasinglulu 331*91f16700Schasinglulu plat_power_state[cpu] = 332*91f16700Schasinglulu psci_make_powerstate( 333*91f16700Schasinglulu MT_PLAT_PWR_STATE_SYSTEM_SUSPEND, 334*91f16700Schasinglulu PSTATE_TYPE_POWERDOWN, PLAT_MAX_PWR_LVL); 335*91f16700Schasinglulu 336*91f16700Schasinglulu flush_dcache_range((uintptr_t) 337*91f16700Schasinglulu &plat_power_state[cpu], 338*91f16700Schasinglulu sizeof(plat_power_state[cpu])); 339*91f16700Schasinglulu } 340*91f16700Schasinglulu 341*91f16700Schasinglulu /******************************************************************************* 342*91f16700Schasinglulu * MTK handlers to shutdown/reboot the system 343*91f16700Schasinglulu ******************************************************************************/ 344*91f16700Schasinglulu static void __dead2 plat_mtk_system_reset(void) 345*91f16700Schasinglulu { 346*91f16700Schasinglulu struct bl_aux_gpio_info *gpio_reset = plat_get_mtk_gpio_reset(); 347*91f16700Schasinglulu 348*91f16700Schasinglulu INFO("MTK System Reset\n"); 349*91f16700Schasinglulu 350*91f16700Schasinglulu gpio_set_value(gpio_reset->index, gpio_reset->polarity); 351*91f16700Schasinglulu 352*91f16700Schasinglulu wfi(); 353*91f16700Schasinglulu ERROR("MTK System Reset: operation not handled.\n"); 354*91f16700Schasinglulu panic(); 355*91f16700Schasinglulu } 356*91f16700Schasinglulu 357*91f16700Schasinglulu static void __dead2 plat_mtk_system_off(void) 358*91f16700Schasinglulu { 359*91f16700Schasinglulu INFO("MTK System Off\n"); 360*91f16700Schasinglulu 361*91f16700Schasinglulu rtc_power_off_sequence(); 362*91f16700Schasinglulu pmic_power_off(); 363*91f16700Schasinglulu 364*91f16700Schasinglulu wfi(); 365*91f16700Schasinglulu ERROR("MTK System Off: operation not handled.\n"); 366*91f16700Schasinglulu panic(); 367*91f16700Schasinglulu } 368*91f16700Schasinglulu 369*91f16700Schasinglulu static const plat_psci_ops_t plat_psci_ops = { 370*91f16700Schasinglulu .cpu_standby = plat_cpu_standby, 371*91f16700Schasinglulu .pwr_domain_on = plat_power_domain_on, 372*91f16700Schasinglulu .pwr_domain_on_finish = plat_power_domain_on_finish, 373*91f16700Schasinglulu .pwr_domain_off = plat_power_domain_off, 374*91f16700Schasinglulu .pwr_domain_suspend = plat_power_domain_suspend, 375*91f16700Schasinglulu .pwr_domain_suspend_finish = plat_power_domain_suspend_finish, 376*91f16700Schasinglulu .validate_power_state = plat_validate_power_state, 377*91f16700Schasinglulu .get_sys_suspend_power_state = plat_get_sys_suspend_power_state, 378*91f16700Schasinglulu .system_off = plat_mtk_system_off, 379*91f16700Schasinglulu .system_reset = plat_mtk_system_reset, 380*91f16700Schasinglulu }; 381*91f16700Schasinglulu 382*91f16700Schasinglulu int plat_setup_psci_ops(uintptr_t sec_entrypoint, 383*91f16700Schasinglulu const plat_psci_ops_t **psci_ops) 384*91f16700Schasinglulu { 385*91f16700Schasinglulu *psci_ops = &plat_psci_ops; 386*91f16700Schasinglulu secure_entrypoint = sec_entrypoint; 387*91f16700Schasinglulu 388*91f16700Schasinglulu /* 389*91f16700Schasinglulu * init the warm reset config for boot CPU 390*91f16700Schasinglulu * reset arch as AARCH64 391*91f16700Schasinglulu * reset addr as function bl31_warm_entrypoint() 392*91f16700Schasinglulu */ 393*91f16700Schasinglulu mcucfg_init_archstate(0U, 0U, true); 394*91f16700Schasinglulu mcucfg_set_bootaddr(0U, 0U, secure_entrypoint); 395*91f16700Schasinglulu 396*91f16700Schasinglulu spmc_init(); 397*91f16700Schasinglulu plat_mt_pm = mt_plat_cpu_pm_init(); 398*91f16700Schasinglulu 399*91f16700Schasinglulu return 0; 400*91f16700Schasinglulu } 401