xref: /arm-trusted-firmware/plat/mediatek/mt8186/include/platform_def.h (revision 91f16700b400a8c0651d24a598fc48ee2997a0d7)
1*91f16700Schasinglulu /*
2*91f16700Schasinglulu  * Copyright (c) 2021-2022, ARM Limited and Contributors. All rights reserved.
3*91f16700Schasinglulu  * Copyright (c) 2021-2022, MediaTek Inc. All rights reserved.
4*91f16700Schasinglulu  *
5*91f16700Schasinglulu  * SPDX-License-Identifier: BSD-3-Clause
6*91f16700Schasinglulu  */
7*91f16700Schasinglulu 
8*91f16700Schasinglulu #ifndef PLATFORM_DEF_H
9*91f16700Schasinglulu #define PLATFORM_DEF_H
10*91f16700Schasinglulu 
11*91f16700Schasinglulu #define PLAT_PRIMARY_CPU	(0x0)
12*91f16700Schasinglulu 
13*91f16700Schasinglulu #define MT_GIC_BASE		(0x0C000000)
14*91f16700Schasinglulu #define MCUCFG_BASE		(0x0C530000)
15*91f16700Schasinglulu #define IO_PHYS			(0x10000000)
16*91f16700Schasinglulu 
17*91f16700Schasinglulu /* Aggregate of all devices for MMU mapping */
18*91f16700Schasinglulu #define MTK_DEV_RNG0_BASE	IO_PHYS
19*91f16700Schasinglulu #define MTK_DEV_RNG0_SIZE	(0x10000000)
20*91f16700Schasinglulu #define MTK_DEV_RNG2_BASE	MT_GIC_BASE
21*91f16700Schasinglulu #define MTK_DEV_RNG2_SIZE	(0x600000)
22*91f16700Schasinglulu #define MTK_MCDI_SRAM_BASE	(0x11B000)
23*91f16700Schasinglulu #define MTK_MCDI_SRAM_MAP_SIZE  (0x1000)
24*91f16700Schasinglulu 
25*91f16700Schasinglulu #define TOPCKGEN_BASE           (IO_PHYS + 0x00000000)
26*91f16700Schasinglulu #define INFRACFG_AO_BASE        (IO_PHYS + 0x00001000)
27*91f16700Schasinglulu #define SPM_BASE		(IO_PHYS + 0x00006000)
28*91f16700Schasinglulu #define APMIXEDSYS              (IO_PHYS + 0x0000C000)
29*91f16700Schasinglulu #define SSPM_MCDI_SHARE_SRAM    (IO_PHYS + 0x00420000)
30*91f16700Schasinglulu #define SSPM_CFGREG_BASE        (IO_PHYS + 0x00440000)  /* SSPM view: 0x30040000 */
31*91f16700Schasinglulu #define SSPM_MBOX_BASE          (IO_PHYS + 0x00480000)
32*91f16700Schasinglulu #define PERICFG_AO_BASE         (IO_PHYS + 0x01003000)
33*91f16700Schasinglulu #define VPPSYS0_BASE            (IO_PHYS + 0x04000000)
34*91f16700Schasinglulu #define VPPSYS1_BASE            (IO_PHYS + 0x04f00000)
35*91f16700Schasinglulu #define VDOSYS0_BASE            (IO_PHYS + 0x0C01A000)
36*91f16700Schasinglulu #define VDOSYS1_BASE            (IO_PHYS + 0x0C100000)
37*91f16700Schasinglulu 
38*91f16700Schasinglulu /*******************************************************************************
39*91f16700Schasinglulu  * GPIO related constants
40*91f16700Schasinglulu  ******************************************************************************/
41*91f16700Schasinglulu #define TOPCKGEN_BASE		(IO_PHYS + 0x00000000)
42*91f16700Schasinglulu #define INFRACFG_AO_BASE	(IO_PHYS + 0x00001000)
43*91f16700Schasinglulu #define GPIO_BASE		(IO_PHYS + 0x00005000)
44*91f16700Schasinglulu #define SPM_BASE		(IO_PHYS + 0x00006000)
45*91f16700Schasinglulu #define IOCFG_LT_BASE		(IO_PHYS + 0x00002000)
46*91f16700Schasinglulu #define IOCFG_LM_BASE		(IO_PHYS + 0x00002200)
47*91f16700Schasinglulu #define IOCFG_LB_BASE		(IO_PHYS + 0x00002400)
48*91f16700Schasinglulu #define IOCFG_BL_BASE		(IO_PHYS + 0x00002600)
49*91f16700Schasinglulu #define IOCFG_RB_BASE		(IO_PHYS + 0x00002A00)
50*91f16700Schasinglulu #define IOCFG_RT_BASE		(IO_PHYS + 0x00002C00)
51*91f16700Schasinglulu #define APMIXEDSYS		(IO_PHYS + 0x0000C000)
52*91f16700Schasinglulu #define DVFSRC_BASE		(IO_PHYS + 0x00012000)
53*91f16700Schasinglulu #define MMSYS_BASE		(IO_PHYS + 0x04000000)
54*91f16700Schasinglulu #define MDPSYS_BASE		(IO_PHYS + 0x0B000000)
55*91f16700Schasinglulu 
56*91f16700Schasinglulu /*******************************************************************************
57*91f16700Schasinglulu  * UART related constants
58*91f16700Schasinglulu  ******************************************************************************/
59*91f16700Schasinglulu #define UART0_BASE		(IO_PHYS + 0x01002000)
60*91f16700Schasinglulu #define UART1_BASE		(IO_PHYS + 0x01003000)
61*91f16700Schasinglulu 
62*91f16700Schasinglulu #define UART_BAUDRATE		(115200)
63*91f16700Schasinglulu 
64*91f16700Schasinglulu /*******************************************************************************
65*91f16700Schasinglulu  * PWRAP related constants
66*91f16700Schasinglulu  ******************************************************************************/
67*91f16700Schasinglulu #define PMIC_WRAP_BASE		(IO_PHYS + 0x0000D000)
68*91f16700Schasinglulu 
69*91f16700Schasinglulu /*******************************************************************************
70*91f16700Schasinglulu  * EMI MPU related constants
71*91f16700Schasinglulu  ******************************************************************************/
72*91f16700Schasinglulu #define EMI_MPU_BASE		(IO_PHYS + 0x0021B000)
73*91f16700Schasinglulu 
74*91f16700Schasinglulu /*******************************************************************************
75*91f16700Schasinglulu  * MSDC related constants
76*91f16700Schasinglulu  ******************************************************************************/
77*91f16700Schasinglulu #define MSDC0_BASE		(IO_PHYS + 0x01230000)
78*91f16700Schasinglulu 
79*91f16700Schasinglulu /*******************************************************************************
80*91f16700Schasinglulu  * GIC-600 & interrupt handling related constants
81*91f16700Schasinglulu  ******************************************************************************/
82*91f16700Schasinglulu /* Base MTK_platform compatible GIC memory map */
83*91f16700Schasinglulu #define BASE_GICD_BASE		MT_GIC_BASE
84*91f16700Schasinglulu #define MT_GIC_RDIST_BASE	(MT_GIC_BASE + 0x40000)
85*91f16700Schasinglulu 
86*91f16700Schasinglulu #define SYS_CIRQ_BASE		(IO_PHYS + 0x204000)
87*91f16700Schasinglulu #define CIRQ_REG_NUM		(11)
88*91f16700Schasinglulu #define CIRQ_IRQ_NUM		(326)
89*91f16700Schasinglulu #define CIRQ_SPI_START		(64)
90*91f16700Schasinglulu #define MD_WDT_IRQ_BIT_ID	(107)
91*91f16700Schasinglulu /*******************************************************************************
92*91f16700Schasinglulu  * System counter frequency related constants
93*91f16700Schasinglulu  ******************************************************************************/
94*91f16700Schasinglulu #define SYS_COUNTER_FREQ_IN_TICKS	(13000000)
95*91f16700Schasinglulu #define SYS_COUNTER_FREQ_IN_MHZ		(13)
96*91f16700Schasinglulu 
97*91f16700Schasinglulu /*******************************************************************************
98*91f16700Schasinglulu  * Platform binary types for linking
99*91f16700Schasinglulu  ******************************************************************************/
100*91f16700Schasinglulu #define PLATFORM_LINKER_FORMAT		"elf64-littleaarch64"
101*91f16700Schasinglulu #define PLATFORM_LINKER_ARCH		aarch64
102*91f16700Schasinglulu 
103*91f16700Schasinglulu /*******************************************************************************
104*91f16700Schasinglulu  * Generic platform constants
105*91f16700Schasinglulu  ******************************************************************************/
106*91f16700Schasinglulu #define PLATFORM_STACK_SIZE		0x800
107*91f16700Schasinglulu 
108*91f16700Schasinglulu #define FIRMWARE_WELCOME_STR		"Booting Trusted Firmware\n"
109*91f16700Schasinglulu 
110*91f16700Schasinglulu #define PLAT_MAX_PWR_LVL		U(3)
111*91f16700Schasinglulu #define PLAT_MAX_RET_STATE		U(1)
112*91f16700Schasinglulu #define PLAT_MAX_OFF_STATE		U(9)
113*91f16700Schasinglulu 
114*91f16700Schasinglulu #define PLATFORM_SYSTEM_COUNT		U(1)
115*91f16700Schasinglulu #define PLATFORM_MCUSYS_COUNT		U(1)
116*91f16700Schasinglulu #define PLATFORM_CLUSTER_COUNT		U(1)
117*91f16700Schasinglulu #define PLATFORM_CLUSTER0_CORE_COUNT	U(8)
118*91f16700Schasinglulu #define PLATFORM_CLUSTER1_CORE_COUNT	U(0)
119*91f16700Schasinglulu 
120*91f16700Schasinglulu #define PLATFORM_CORE_COUNT		(PLATFORM_CLUSTER0_CORE_COUNT)
121*91f16700Schasinglulu #define PLATFORM_MAX_CPUS_PER_CLUSTER	U(8)
122*91f16700Schasinglulu 
123*91f16700Schasinglulu #define SOC_CHIP_ID			U(0x8186)
124*91f16700Schasinglulu 
125*91f16700Schasinglulu /*******************************************************************************
126*91f16700Schasinglulu  * Platform memory map related constants
127*91f16700Schasinglulu  ******************************************************************************/
128*91f16700Schasinglulu #define TZRAM_BASE			(0x54600000)
129*91f16700Schasinglulu #define TZRAM_SIZE			(0x00030000)
130*91f16700Schasinglulu 
131*91f16700Schasinglulu /*******************************************************************************
132*91f16700Schasinglulu  * BL31 specific defines.
133*91f16700Schasinglulu  ******************************************************************************/
134*91f16700Schasinglulu /*
135*91f16700Schasinglulu  * Put BL3-1 at the top of the Trusted SRAM (just below the shared memory, if
136*91f16700Schasinglulu  * present). BL31_BASE is calculated using the current BL3-1 debug size plus a
137*91f16700Schasinglulu  * little space for growth.
138*91f16700Schasinglulu  */
139*91f16700Schasinglulu #define BL31_BASE			(TZRAM_BASE + 0x1000)
140*91f16700Schasinglulu #define BL31_LIMIT			(TZRAM_BASE + TZRAM_SIZE)
141*91f16700Schasinglulu 
142*91f16700Schasinglulu /*******************************************************************************
143*91f16700Schasinglulu  * Platform specific page table and MMU setup constants
144*91f16700Schasinglulu  ******************************************************************************/
145*91f16700Schasinglulu #define PLAT_PHY_ADDR_SPACE_SIZE	(1ULL << 32)
146*91f16700Schasinglulu #define PLAT_VIRT_ADDR_SPACE_SIZE	(1ULL << 32)
147*91f16700Schasinglulu #define MAX_XLAT_TABLES			(16)
148*91f16700Schasinglulu #define MAX_MMAP_REGIONS		(16)
149*91f16700Schasinglulu 
150*91f16700Schasinglulu /*******************************************************************************
151*91f16700Schasinglulu  * Declarations and constants to access the mailboxes safely. Each mailbox is
152*91f16700Schasinglulu  * aligned on the biggest cache line size in the platform. This is known only
153*91f16700Schasinglulu  * to the platform as it might have a combination of integrated and external
154*91f16700Schasinglulu  * caches. Such alignment ensures that two maiboxes do not sit on the same cache
155*91f16700Schasinglulu  * line at any cache level. They could belong to different cpus/clusters &
156*91f16700Schasinglulu  * get written while being protected by different locks causing corruption of
157*91f16700Schasinglulu  * a valid mailbox address.
158*91f16700Schasinglulu  ******************************************************************************/
159*91f16700Schasinglulu #define CACHE_WRITEBACK_SHIFT		(6)
160*91f16700Schasinglulu #define CACHE_WRITEBACK_GRANULE		BIT(CACHE_WRITEBACK_SHIFT)
161*91f16700Schasinglulu #endif /* PLATFORM_DEF_H */
162