xref: /arm-trusted-firmware/plat/mediatek/mt8186/drivers/spmc/mtspmc_private.h (revision 91f16700b400a8c0651d24a598fc48ee2997a0d7)
1*91f16700Schasinglulu /*
2*91f16700Schasinglulu  * Copyright (c) 2021, MediaTek Inc. All rights reserved.
3*91f16700Schasinglulu  *
4*91f16700Schasinglulu  * SPDX-License-Identifier: BSD-3-Clause
5*91f16700Schasinglulu  */
6*91f16700Schasinglulu 
7*91f16700Schasinglulu #ifndef MTSPMC_PRIVATE_H
8*91f16700Schasinglulu #define MTSPMC_PRIVATE_H
9*91f16700Schasinglulu 
10*91f16700Schasinglulu #include <lib/utils_def.h>
11*91f16700Schasinglulu #include <platform_def.h>
12*91f16700Schasinglulu 
13*91f16700Schasinglulu unsigned long read_cpuectlr(void);
14*91f16700Schasinglulu void write_cpuectlr(unsigned long cpuectlr);
15*91f16700Schasinglulu 
16*91f16700Schasinglulu unsigned long read_cpupwrctlr_el1(void);
17*91f16700Schasinglulu void write_cpupwrctlr_el1(unsigned long cpuectlr);
18*91f16700Schasinglulu 
19*91f16700Schasinglulu /* per_cpu/cluster helper */
20*91f16700Schasinglulu struct per_cpu_reg {
21*91f16700Schasinglulu 	unsigned int cluster_addr;
22*91f16700Schasinglulu 	unsigned int cpu_stride;
23*91f16700Schasinglulu };
24*91f16700Schasinglulu 
25*91f16700Schasinglulu #define per_cpu(cluster, cpu, reg)	\
26*91f16700Schasinglulu 	(reg[cluster].cluster_addr + (cpu << reg[cluster].cpu_stride))
27*91f16700Schasinglulu 
28*91f16700Schasinglulu #define per_cluster(cluster, reg)	(reg[cluster].cluster_addr)
29*91f16700Schasinglulu 
30*91f16700Schasinglulu #define SPM_REG(ofs)			(uint32_t)(SPM_BASE + (ofs))
31*91f16700Schasinglulu #define MCUCFG_REG(ofs)			(uint32_t)(MCUCFG_BASE + (ofs))
32*91f16700Schasinglulu #define INFRACFG_AO_REG(ofs)		(uint32_t)(INFRACFG_AO_BASE + (ofs))
33*91f16700Schasinglulu 
34*91f16700Schasinglulu /* SPMC related registers */
35*91f16700Schasinglulu #define SPM_POWERON_CONFIG_EN		SPM_REG(0x000)
36*91f16700Schasinglulu /* bit-fields of SPM_POWERON_CONFIG_EN */
37*91f16700Schasinglulu #define PROJECT_CODE			(U(0xb16) << 16)
38*91f16700Schasinglulu #define BCLK_CG_EN			BIT(0)
39*91f16700Schasinglulu 
40*91f16700Schasinglulu #define SPM_PWR_STATUS			SPM_REG(0x16c)
41*91f16700Schasinglulu #define SPM_PWR_STATUS_2ND		SPM_REG(0x170)
42*91f16700Schasinglulu #define SPM_CPU_PWR_STATUS		SPM_REG(0x174)
43*91f16700Schasinglulu 
44*91f16700Schasinglulu /* bit-fields of SPM_PWR_STATUS */
45*91f16700Schasinglulu #define MD				BIT(0)
46*91f16700Schasinglulu #define CONN				BIT(1)
47*91f16700Schasinglulu #define DDRPHY				BIT(2)
48*91f16700Schasinglulu #define DISP				BIT(3)
49*91f16700Schasinglulu #define MFG				BIT(4)
50*91f16700Schasinglulu #define ISP				BIT(5)
51*91f16700Schasinglulu #define INFRA				BIT(6)
52*91f16700Schasinglulu #define VDEC				BIT(7)
53*91f16700Schasinglulu #define MP0_CPUTOP			BIT(8)
54*91f16700Schasinglulu #define MP0_CPU0			BIT(9)
55*91f16700Schasinglulu #define MP0_CPU1			BIT(10)
56*91f16700Schasinglulu #define MP0_CPU2			BIT(11)
57*91f16700Schasinglulu #define MP0_CPU3			BIT(12)
58*91f16700Schasinglulu #define MCUSYS				BIT(14)
59*91f16700Schasinglulu #define MP0_CPU4			BIT(15)
60*91f16700Schasinglulu #define MP0_CPU5			BIT(16)
61*91f16700Schasinglulu #define MP0_CPU6			BIT(17)
62*91f16700Schasinglulu #define MP0_CPU7			BIT(18)
63*91f16700Schasinglulu #define VEN				BIT(21)
64*91f16700Schasinglulu 
65*91f16700Schasinglulu /* SPMC related registers */
66*91f16700Schasinglulu #define SPM_MCUSYS_PWR_CON		SPM_REG(0x200)
67*91f16700Schasinglulu #define SPM_MP0_CPUTOP_PWR_CON		SPM_REG(0x204)
68*91f16700Schasinglulu #define SPM_MP0_CPU0_PWR_CON		SPM_REG(0x208)
69*91f16700Schasinglulu #define SPM_MP0_CPU1_PWR_CON		SPM_REG(0x20c)
70*91f16700Schasinglulu #define SPM_MP0_CPU2_PWR_CON		SPM_REG(0x210)
71*91f16700Schasinglulu #define SPM_MP0_CPU3_PWR_CON		SPM_REG(0x214)
72*91f16700Schasinglulu #define SPM_MP0_CPU4_PWR_CON		SPM_REG(0x218)
73*91f16700Schasinglulu #define SPM_MP0_CPU5_PWR_CON		SPM_REG(0x21c)
74*91f16700Schasinglulu #define SPM_MP0_CPU6_PWR_CON		SPM_REG(0x220)
75*91f16700Schasinglulu #define SPM_MP0_CPU7_PWR_CON		SPM_REG(0x224)
76*91f16700Schasinglulu 
77*91f16700Schasinglulu /* bit-fields of SPM_*_PWR_CON */
78*91f16700Schasinglulu #define PWR_ON_ACK			BIT(31)
79*91f16700Schasinglulu #define VPROC_EXT_OFF			BIT(7)
80*91f16700Schasinglulu #define DORMANT_EN			BIT(6)
81*91f16700Schasinglulu #define RESETPWRON_CONFIG		BIT(5)
82*91f16700Schasinglulu #define PWR_CLK_DIS			BIT(4)
83*91f16700Schasinglulu #define PWR_ON				BIT(2)
84*91f16700Schasinglulu #define PWR_RST_B			BIT(0)
85*91f16700Schasinglulu 
86*91f16700Schasinglulu /* per_cpu registers for SPM_MP0_CPU_PWR_CON */
87*91f16700Schasinglulu static const struct per_cpu_reg SPM_CPU_PWR[] = {
88*91f16700Schasinglulu 	{ .cluster_addr = SPM_MP0_CPU0_PWR_CON, .cpu_stride = 2U }
89*91f16700Schasinglulu };
90*91f16700Schasinglulu 
91*91f16700Schasinglulu /* per_cluster registers for SPM_MP0_CPUTOP_PWR_CON */
92*91f16700Schasinglulu static const struct per_cpu_reg SPM_CLUSTER_PWR[] = {
93*91f16700Schasinglulu 	{ .cluster_addr = SPM_MP0_CPUTOP_PWR_CON, .cpu_stride = 0U }
94*91f16700Schasinglulu };
95*91f16700Schasinglulu 
96*91f16700Schasinglulu /* MCUCFG related registers */
97*91f16700Schasinglulu #define MCUCFG_MP0_CLUSTER_CFG5		MCUCFG_REG(0xc8e4)
98*91f16700Schasinglulu /* reset vectors */
99*91f16700Schasinglulu #define MCUCFG_MP0_CLUSTER_CFG8		MCUCFG_REG(0xc900)
100*91f16700Schasinglulu #define MCUCFG_MP0_CLUSTER_CFG10	MCUCFG_REG(0xc908)
101*91f16700Schasinglulu #define MCUCFG_MP0_CLUSTER_CFG12	MCUCFG_REG(0xc910)
102*91f16700Schasinglulu #define MCUCFG_MP0_CLUSTER_CFG14	MCUCFG_REG(0xc918)
103*91f16700Schasinglulu #define MCUCFG_MP0_CLUSTER_CFG16	MCUCFG_REG(0xc920)
104*91f16700Schasinglulu #define MCUCFG_MP0_CLUSTER_CFG18	MCUCFG_REG(0xc928)
105*91f16700Schasinglulu #define MCUCFG_MP0_CLUSTER_CFG20	MCUCFG_REG(0xc930)
106*91f16700Schasinglulu #define MCUCFG_MP0_CLUSTER_CFG22	MCUCFG_REG(0xc938)
107*91f16700Schasinglulu 
108*91f16700Schasinglulu /* per_cpu registers for MCUCFG_MP0_CLUSTER_CFG */
109*91f16700Schasinglulu static const struct per_cpu_reg MCUCFG_BOOTADDR[] = {
110*91f16700Schasinglulu 	{ .cluster_addr = MCUCFG_MP0_CLUSTER_CFG8, .cpu_stride = 3U }
111*91f16700Schasinglulu };
112*91f16700Schasinglulu 
113*91f16700Schasinglulu /* per_cpu registers for MCUCFG_MP0_CLUSTER_CFG5 */
114*91f16700Schasinglulu static const struct per_cpu_reg MCUCFG_INITARCH[] = {
115*91f16700Schasinglulu 	{ .cluster_addr = MCUCFG_MP0_CLUSTER_CFG5, .cpu_stride = 0U }
116*91f16700Schasinglulu };
117*91f16700Schasinglulu 
118*91f16700Schasinglulu #define MCUCFG_INITARCH_CPU_BIT(cpu)	BIT(16U + cpu)
119*91f16700Schasinglulu /* CPC control */
120*91f16700Schasinglulu #define MCUCFG_CPC_FLOW_CTRL_CFG	MCUCFG_REG(0xa814)
121*91f16700Schasinglulu #define MCUCFG_CPC_SPMC_PWR_STATUS	MCUCFG_REG(0xa840)
122*91f16700Schasinglulu 
123*91f16700Schasinglulu /* bit-fields of CPC_FLOW_CTRL_CFG */
124*91f16700Schasinglulu #define CPC_CTRL_ENABLE			BIT(16)
125*91f16700Schasinglulu #define SSPM_ALL_PWR_CTRL_EN		BIT(13) /* for cpu-hotplug */
126*91f16700Schasinglulu #define GIC_WAKEUP_IGNORE(cpu)		BIT(21 + cpu)
127*91f16700Schasinglulu 
128*91f16700Schasinglulu /* bit-fields of CPC_SPMC_PWR_STATUS */
129*91f16700Schasinglulu #define CORE_SPMC_PWR_ON_ACK		GENMASK(11, 0)
130*91f16700Schasinglulu 
131*91f16700Schasinglulu /* APB module infracfg_ao */
132*91f16700Schasinglulu #define INFRA_TOPAXI_PROTECTEN		INFRACFG_AO_REG(0x0220)
133*91f16700Schasinglulu #define INFRA_TOPAXI_PROTECTEN_STA0	INFRACFG_AO_REG(0x0224)
134*91f16700Schasinglulu #define INFRA_TOPAXI_PROTECTEN_STA1	INFRACFG_AO_REG(0x0228)
135*91f16700Schasinglulu #define INFRA_TOPAXI_PROTECTEN_SET	INFRACFG_AO_REG(0x02a0)
136*91f16700Schasinglulu #define INFRA_TOPAXI_PROTECTEN_CLR	INFRACFG_AO_REG(0x02a4)
137*91f16700Schasinglulu #define INFRA_TOPAXI_PROTECTEN_1	INFRACFG_AO_REG(0x0250)
138*91f16700Schasinglulu #define INFRA_TOPAXI_PROTECTEN_STA0_1	INFRACFG_AO_REG(0x0254)
139*91f16700Schasinglulu #define INFRA_TOPAXI_PROTECTEN_STA1_1	INFRACFG_AO_REG(0x0258)
140*91f16700Schasinglulu #define INFRA_TOPAXI_PROTECTEN_1_SET	INFRACFG_AO_REG(0x02a8)
141*91f16700Schasinglulu #define INFRA_TOPAXI_PROTECTEN_1_CLR	INFRACFG_AO_REG(0x02ac)
142*91f16700Schasinglulu 
143*91f16700Schasinglulu /* bit-fields of INFRA_TOPAXI_PROTECTEN */
144*91f16700Schasinglulu #define MP0_SPMC_PROT_STEP1_0_MASK	BIT(12)
145*91f16700Schasinglulu #define MP0_SPMC_PROT_STEP1_1_MASK	(BIT(26) | BIT(12))
146*91f16700Schasinglulu 
147*91f16700Schasinglulu /* SPARK */
148*91f16700Schasinglulu #define VOLTAGE_04			U(0x40)
149*91f16700Schasinglulu #define VOLTAGE_05			U(0x60)
150*91f16700Schasinglulu 
151*91f16700Schasinglulu #define PTP3_CPU0_SPMC_SW_CFG		MCUCFG_REG(0x200)
152*91f16700Schasinglulu #define CPU0_ILDO_CONTROL5		MCUCFG_REG(0x334)
153*91f16700Schasinglulu #define CPU0_ILDO_CONTROL8		MCUCFG_REG(0x340)
154*91f16700Schasinglulu 
155*91f16700Schasinglulu /* bit-fields of CPU0_ILDO_CONTROL5 */
156*91f16700Schasinglulu #define ILDO_RET_VOSEL			GENMASK(7, 0)
157*91f16700Schasinglulu 
158*91f16700Schasinglulu /* bit-fields of PTP3_CPU_SPMC_SW_CFG */
159*91f16700Schasinglulu #define SW_SPARK_EN			BIT(0)
160*91f16700Schasinglulu 
161*91f16700Schasinglulu /* bit-fields of CPU0_ILDO_CONTROL8 */
162*91f16700Schasinglulu #define ILDO_BYPASS_B			BIT(0)
163*91f16700Schasinglulu 
164*91f16700Schasinglulu static const struct per_cpu_reg MCUCFG_SPARK[] = {
165*91f16700Schasinglulu 	{ .cluster_addr = PTP3_CPU0_SPMC_SW_CFG, .cpu_stride = 11U }
166*91f16700Schasinglulu };
167*91f16700Schasinglulu 
168*91f16700Schasinglulu static const struct per_cpu_reg ILDO_CONTROL5[] = {
169*91f16700Schasinglulu 	{ .cluster_addr = CPU0_ILDO_CONTROL5, .cpu_stride = 11U }
170*91f16700Schasinglulu };
171*91f16700Schasinglulu 
172*91f16700Schasinglulu static const struct per_cpu_reg ILDO_CONTROL8[] = {
173*91f16700Schasinglulu 	{ .cluster_addr = CPU0_ILDO_CONTROL8, .cpu_stride = 11U }
174*91f16700Schasinglulu };
175*91f16700Schasinglulu 
176*91f16700Schasinglulu #endif /* MTSPMC_PRIVATE_H */
177