1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (c) 2022, MediaTek Inc. All rights reserved. 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu */ 6*91f16700Schasinglulu 7*91f16700Schasinglulu #include <common/debug.h> 8*91f16700Schasinglulu #include <lib/mmio.h> 9*91f16700Schasinglulu #include <mt_spm.h> 10*91f16700Schasinglulu #include <mt_spm_conservation.h> 11*91f16700Schasinglulu #include <mt_spm_internal.h> 12*91f16700Schasinglulu #include <mt_spm_rc_internal.h> 13*91f16700Schasinglulu #include <mt_spm_reg.h> 14*91f16700Schasinglulu #include <mt_spm_resource_req.h> 15*91f16700Schasinglulu #include <mt_spm_suspend.h> 16*91f16700Schasinglulu #include <plat_pm.h> 17*91f16700Schasinglulu #include <uart.h> 18*91f16700Schasinglulu 19*91f16700Schasinglulu #define SPM_SUSPEND_SLEEP_PCM_FLAG \ 20*91f16700Schasinglulu (SPM_FLAG_DISABLE_INFRA_PDN | \ 21*91f16700Schasinglulu SPM_FLAG_DISABLE_VCORE_DVS | \ 22*91f16700Schasinglulu SPM_FLAG_DISABLE_VCORE_DFS | \ 23*91f16700Schasinglulu SPM_FLAG_USE_SRCCLKENO2) 24*91f16700Schasinglulu 25*91f16700Schasinglulu #define SPM_SUSPEND_SLEEP_PCM_FLAG1 (0U) 26*91f16700Schasinglulu 27*91f16700Schasinglulu #define SPM_SUSPEND_PCM_FLAG \ 28*91f16700Schasinglulu (SPM_FLAG_DISABLE_VCORE_DVS | \ 29*91f16700Schasinglulu SPM_FLAG_DISABLE_VCORE_DFS) 30*91f16700Schasinglulu 31*91f16700Schasinglulu #define SPM_SUSPEND_PCM_FLAG1 (0U) 32*91f16700Schasinglulu 33*91f16700Schasinglulu #define __WAKE_SRC_FOR_SUSPEND_COMMON__ \ 34*91f16700Schasinglulu (R12_PCM_TIMER | \ 35*91f16700Schasinglulu R12_KP_IRQ_B | \ 36*91f16700Schasinglulu R12_APWDT_EVENT_B | \ 37*91f16700Schasinglulu R12_CONN2AP_SPM_WAKEUP_B | \ 38*91f16700Schasinglulu R12_EINT_EVENT_B | \ 39*91f16700Schasinglulu R12_CONN_WDT_IRQ_B | \ 40*91f16700Schasinglulu R12_SSPM2SPM_WAKEUP_B | \ 41*91f16700Schasinglulu R12_SCP2SPM_WAKEUP_B | \ 42*91f16700Schasinglulu R12_ADSP2SPM_WAKEUP_B | \ 43*91f16700Schasinglulu R12_USBX_CDSC_B | \ 44*91f16700Schasinglulu R12_USBX_POWERDWN_B | \ 45*91f16700Schasinglulu R12_SYS_TIMER_EVENT_B | \ 46*91f16700Schasinglulu R12_EINT_EVENT_SECURE_B | \ 47*91f16700Schasinglulu R12_SYS_CIRQ_IRQ_B | \ 48*91f16700Schasinglulu R12_NNA_WAKEUP | \ 49*91f16700Schasinglulu R12_REG_CPU_WAKEUP) 50*91f16700Schasinglulu 51*91f16700Schasinglulu #if defined(CFG_MICROTRUST_TEE_SUPPORT) 52*91f16700Schasinglulu #define WAKE_SRC_FOR_SUSPEND (__WAKE_SRC_FOR_SUSPEND_COMMON__) 53*91f16700Schasinglulu #else 54*91f16700Schasinglulu #define WAKE_SRC_FOR_SUSPEND \ 55*91f16700Schasinglulu (__WAKE_SRC_FOR_SUSPEND_COMMON__ | \ 56*91f16700Schasinglulu R12_SEJ_EVENT_B) 57*91f16700Schasinglulu #endif 58*91f16700Schasinglulu 59*91f16700Schasinglulu static struct pwr_ctrl suspend_ctrl = { 60*91f16700Schasinglulu .wake_src = WAKE_SRC_FOR_SUSPEND, 61*91f16700Schasinglulu 62*91f16700Schasinglulu /* Auto-gen Start */ 63*91f16700Schasinglulu 64*91f16700Schasinglulu /* SPM_AP_STANDBY_CON */ 65*91f16700Schasinglulu .reg_wfi_op = 0, 66*91f16700Schasinglulu .reg_wfi_type = 0, 67*91f16700Schasinglulu .reg_mp0_cputop_idle_mask = 0, 68*91f16700Schasinglulu .reg_mp1_cputop_idle_mask = 0, 69*91f16700Schasinglulu .reg_mcusys_idle_mask = 0, 70*91f16700Schasinglulu .reg_md_apsrc_1_sel = 0, 71*91f16700Schasinglulu .reg_md_apsrc_0_sel = 0, 72*91f16700Schasinglulu .reg_conn_apsrc_sel = 0, 73*91f16700Schasinglulu 74*91f16700Schasinglulu /* SPM_SRC6_MASK */ 75*91f16700Schasinglulu .reg_ccif_event_infra_req_mask_b = 0, 76*91f16700Schasinglulu .reg_ccif_event_apsrc_req_mask_b = 0, 77*91f16700Schasinglulu 78*91f16700Schasinglulu /* SPM_SRC_REQ */ 79*91f16700Schasinglulu .reg_spm_apsrc_req = 0, 80*91f16700Schasinglulu .reg_spm_f26m_req = 0, 81*91f16700Schasinglulu .reg_spm_infra_req = 0, 82*91f16700Schasinglulu .reg_spm_vrf18_req = 0, 83*91f16700Schasinglulu .reg_spm_ddren_req = 0, 84*91f16700Schasinglulu .reg_spm_dvfs_req = 0, 85*91f16700Schasinglulu .reg_spm_sw_mailbox_req = 0, 86*91f16700Schasinglulu .reg_spm_sspm_mailbox_req = 0, 87*91f16700Schasinglulu .reg_spm_adsp_mailbox_req = 0, 88*91f16700Schasinglulu .reg_spm_scp_mailbox_req = 0, 89*91f16700Schasinglulu 90*91f16700Schasinglulu /* SPM_SRC_MASK */ 91*91f16700Schasinglulu .reg_md_0_srcclkena_mask_b = 0, 92*91f16700Schasinglulu .reg_md_0_infra_req_mask_b = 0, 93*91f16700Schasinglulu .reg_md_0_apsrc_req_mask_b = 0, 94*91f16700Schasinglulu .reg_md_0_vrf18_req_mask_b = 0, 95*91f16700Schasinglulu .reg_md_0_ddren_req_mask_b = 0, 96*91f16700Schasinglulu .reg_md_1_srcclkena_mask_b = 0, 97*91f16700Schasinglulu .reg_md_1_infra_req_mask_b = 0, 98*91f16700Schasinglulu .reg_md_1_apsrc_req_mask_b = 0, 99*91f16700Schasinglulu .reg_md_1_vrf18_req_mask_b = 0, 100*91f16700Schasinglulu .reg_md_1_ddren_req_mask_b = 0, 101*91f16700Schasinglulu .reg_conn_srcclkena_mask_b = 1, 102*91f16700Schasinglulu .reg_conn_srcclkenb_mask_b = 0, 103*91f16700Schasinglulu .reg_conn_infra_req_mask_b = 1, 104*91f16700Schasinglulu .reg_conn_apsrc_req_mask_b = 1, 105*91f16700Schasinglulu .reg_conn_vrf18_req_mask_b = 1, 106*91f16700Schasinglulu .reg_conn_ddren_req_mask_b = 1, 107*91f16700Schasinglulu .reg_conn_vfe28_mask_b = 0, 108*91f16700Schasinglulu .reg_srcclkeni_srcclkena_mask_b = 1, 109*91f16700Schasinglulu .reg_srcclkeni_infra_req_mask_b = 1, 110*91f16700Schasinglulu .reg_infrasys_apsrc_req_mask_b = 0, 111*91f16700Schasinglulu .reg_infrasys_ddren_req_mask_b = 1, 112*91f16700Schasinglulu .reg_sspm_srcclkena_mask_b = 1, 113*91f16700Schasinglulu .reg_sspm_infra_req_mask_b = 1, 114*91f16700Schasinglulu .reg_sspm_apsrc_req_mask_b = 1, 115*91f16700Schasinglulu .reg_sspm_vrf18_req_mask_b = 1, 116*91f16700Schasinglulu .reg_sspm_ddren_req_mask_b = 1, 117*91f16700Schasinglulu 118*91f16700Schasinglulu /* SPM_SRC2_MASK */ 119*91f16700Schasinglulu .reg_scp_srcclkena_mask_b = 1, 120*91f16700Schasinglulu .reg_scp_infra_req_mask_b = 1, 121*91f16700Schasinglulu .reg_scp_apsrc_req_mask_b = 1, 122*91f16700Schasinglulu .reg_scp_vrf18_req_mask_b = 1, 123*91f16700Schasinglulu .reg_scp_ddren_req_mask_b = 1, 124*91f16700Schasinglulu .reg_audio_dsp_srcclkena_mask_b = 1, 125*91f16700Schasinglulu .reg_audio_dsp_infra_req_mask_b = 1, 126*91f16700Schasinglulu .reg_audio_dsp_apsrc_req_mask_b = 1, 127*91f16700Schasinglulu .reg_audio_dsp_vrf18_req_mask_b = 1, 128*91f16700Schasinglulu .reg_audio_dsp_ddren_req_mask_b = 1, 129*91f16700Schasinglulu .reg_ufs_srcclkena_mask_b = 1, 130*91f16700Schasinglulu .reg_ufs_infra_req_mask_b = 1, 131*91f16700Schasinglulu .reg_ufs_apsrc_req_mask_b = 1, 132*91f16700Schasinglulu .reg_ufs_vrf18_req_mask_b = 1, 133*91f16700Schasinglulu .reg_ufs_ddren_req_mask_b = 1, 134*91f16700Schasinglulu .reg_disp0_apsrc_req_mask_b = 1, 135*91f16700Schasinglulu .reg_disp0_ddren_req_mask_b = 1, 136*91f16700Schasinglulu .reg_disp1_apsrc_req_mask_b = 1, 137*91f16700Schasinglulu .reg_disp1_ddren_req_mask_b = 1, 138*91f16700Schasinglulu .reg_gce_infra_req_mask_b = 1, 139*91f16700Schasinglulu .reg_gce_apsrc_req_mask_b = 1, 140*91f16700Schasinglulu .reg_gce_vrf18_req_mask_b = 1, 141*91f16700Schasinglulu .reg_gce_ddren_req_mask_b = 1, 142*91f16700Schasinglulu .reg_apu_srcclkena_mask_b = 0, 143*91f16700Schasinglulu .reg_apu_infra_req_mask_b = 0, 144*91f16700Schasinglulu .reg_apu_apsrc_req_mask_b = 0, 145*91f16700Schasinglulu .reg_apu_vrf18_req_mask_b = 0, 146*91f16700Schasinglulu .reg_apu_ddren_req_mask_b = 0, 147*91f16700Schasinglulu .reg_cg_check_srcclkena_mask_b = 0, 148*91f16700Schasinglulu .reg_cg_check_apsrc_req_mask_b = 0, 149*91f16700Schasinglulu .reg_cg_check_vrf18_req_mask_b = 0, 150*91f16700Schasinglulu .reg_cg_check_ddren_req_mask_b = 0, 151*91f16700Schasinglulu 152*91f16700Schasinglulu /* SPM_SRC3_MASK */ 153*91f16700Schasinglulu .reg_dvfsrc_event_trigger_mask_b = 1, 154*91f16700Schasinglulu .reg_sw2spm_wakeup_mask_b = 0, 155*91f16700Schasinglulu .reg_adsp2spm_wakeup_mask_b = 0, 156*91f16700Schasinglulu .reg_sspm2spm_wakeup_mask_b = 0, 157*91f16700Schasinglulu .reg_scp2spm_wakeup_mask_b = 0, 158*91f16700Schasinglulu .reg_csyspwrup_ack_mask = 1, 159*91f16700Schasinglulu .reg_spm_reserved_srcclkena_mask_b = 0, 160*91f16700Schasinglulu .reg_spm_reserved_infra_req_mask_b = 0, 161*91f16700Schasinglulu .reg_spm_reserved_apsrc_req_mask_b = 0, 162*91f16700Schasinglulu .reg_spm_reserved_vrf18_req_mask_b = 0, 163*91f16700Schasinglulu .reg_spm_reserved_ddren_req_mask_b = 0, 164*91f16700Schasinglulu .reg_mcupm_srcclkena_mask_b = 0, 165*91f16700Schasinglulu .reg_mcupm_infra_req_mask_b = 0, 166*91f16700Schasinglulu .reg_mcupm_apsrc_req_mask_b = 0, 167*91f16700Schasinglulu .reg_mcupm_vrf18_req_mask_b = 0, 168*91f16700Schasinglulu .reg_mcupm_ddren_req_mask_b = 0, 169*91f16700Schasinglulu .reg_msdc0_srcclkena_mask_b = 1, 170*91f16700Schasinglulu .reg_msdc0_infra_req_mask_b = 1, 171*91f16700Schasinglulu .reg_msdc0_apsrc_req_mask_b = 1, 172*91f16700Schasinglulu .reg_msdc0_vrf18_req_mask_b = 1, 173*91f16700Schasinglulu .reg_msdc0_ddren_req_mask_b = 1, 174*91f16700Schasinglulu .reg_msdc1_srcclkena_mask_b = 1, 175*91f16700Schasinglulu .reg_msdc1_infra_req_mask_b = 1, 176*91f16700Schasinglulu .reg_msdc1_apsrc_req_mask_b = 1, 177*91f16700Schasinglulu .reg_msdc1_vrf18_req_mask_b = 1, 178*91f16700Schasinglulu .reg_msdc1_ddren_req_mask_b = 1, 179*91f16700Schasinglulu 180*91f16700Schasinglulu /* SPM_SRC4_MASK */ 181*91f16700Schasinglulu .reg_ccif_event_srcclkena_mask_b = 0, 182*91f16700Schasinglulu .reg_bak_psri_srcclkena_mask_b = 0, 183*91f16700Schasinglulu .reg_bak_psri_infra_req_mask_b = 0, 184*91f16700Schasinglulu .reg_bak_psri_apsrc_req_mask_b = 0, 185*91f16700Schasinglulu .reg_bak_psri_vrf18_req_mask_b = 0, 186*91f16700Schasinglulu .reg_bak_psri_ddren_req_mask_b = 0, 187*91f16700Schasinglulu .reg_dramc_md32_infra_req_mask_b = 0, 188*91f16700Schasinglulu .reg_dramc_md32_vrf18_req_mask_b = 0, 189*91f16700Schasinglulu .reg_conn_srcclkenb2pwrap_mask_b = 0, 190*91f16700Schasinglulu .reg_dramc_md32_apsrc_req_mask_b = 0, 191*91f16700Schasinglulu 192*91f16700Schasinglulu /* SPM_SRC5_MASK */ 193*91f16700Schasinglulu .reg_mcusys_merge_apsrc_req_mask_b = 0x83, 194*91f16700Schasinglulu .reg_mcusys_merge_ddren_req_mask_b = 0x83, 195*91f16700Schasinglulu .reg_afe_srcclkena_mask_b = 1, 196*91f16700Schasinglulu .reg_afe_infra_req_mask_b = 1, 197*91f16700Schasinglulu .reg_afe_apsrc_req_mask_b = 1, 198*91f16700Schasinglulu .reg_afe_vrf18_req_mask_b = 1, 199*91f16700Schasinglulu .reg_afe_ddren_req_mask_b = 1, 200*91f16700Schasinglulu .reg_msdc2_srcclkena_mask_b = 0, 201*91f16700Schasinglulu .reg_msdc2_infra_req_mask_b = 0, 202*91f16700Schasinglulu .reg_msdc2_apsrc_req_mask_b = 0, 203*91f16700Schasinglulu .reg_msdc2_vrf18_req_mask_b = 0, 204*91f16700Schasinglulu .reg_msdc2_ddren_req_mask_b = 0, 205*91f16700Schasinglulu 206*91f16700Schasinglulu /* SPM_WAKEUP_EVENT_MASK */ 207*91f16700Schasinglulu .reg_wakeup_event_mask = 0x1383213, 208*91f16700Schasinglulu 209*91f16700Schasinglulu /* SPM_WAKEUP_EVENT_EXT_MASK */ 210*91f16700Schasinglulu .reg_ext_wakeup_event_mask = 0xFFFFFFFF, 211*91f16700Schasinglulu 212*91f16700Schasinglulu /* SPM_SRC7_MASK */ 213*91f16700Schasinglulu .reg_pcie_srcclkena_mask_b = 0, 214*91f16700Schasinglulu .reg_pcie_infra_req_mask_b = 0, 215*91f16700Schasinglulu .reg_pcie_apsrc_req_mask_b = 0, 216*91f16700Schasinglulu .reg_pcie_vrf18_req_mask_b = 0, 217*91f16700Schasinglulu .reg_pcie_ddren_req_mask_b = 0, 218*91f16700Schasinglulu .reg_dpmaif_srcclkena_mask_b = 1, 219*91f16700Schasinglulu .reg_dpmaif_infra_req_mask_b = 1, 220*91f16700Schasinglulu .reg_dpmaif_apsrc_req_mask_b = 1, 221*91f16700Schasinglulu .reg_dpmaif_vrf18_req_mask_b = 1, 222*91f16700Schasinglulu .reg_dpmaif_ddren_req_mask_b = 1, 223*91f16700Schasinglulu 224*91f16700Schasinglulu /* Auto-gen End */ 225*91f16700Schasinglulu 226*91f16700Schasinglulu /*sw flag setting */ 227*91f16700Schasinglulu .pcm_flags = SPM_SUSPEND_PCM_FLAG, 228*91f16700Schasinglulu .pcm_flags1 = SPM_SUSPEND_PCM_FLAG1, 229*91f16700Schasinglulu }; 230*91f16700Schasinglulu 231*91f16700Schasinglulu struct spm_lp_scen __spm_suspend = { 232*91f16700Schasinglulu .pwrctrl = &suspend_ctrl, 233*91f16700Schasinglulu }; 234*91f16700Schasinglulu 235*91f16700Schasinglulu int mt_spm_suspend_mode_set(int mode) 236*91f16700Schasinglulu { 237*91f16700Schasinglulu if (mode == MT_SPM_SUSPEND_SLEEP) { 238*91f16700Schasinglulu suspend_ctrl.pcm_flags = SPM_SUSPEND_SLEEP_PCM_FLAG; 239*91f16700Schasinglulu suspend_ctrl.pcm_flags1 = SPM_SUSPEND_SLEEP_PCM_FLAG1; 240*91f16700Schasinglulu } else { 241*91f16700Schasinglulu suspend_ctrl.pcm_flags = SPM_SUSPEND_PCM_FLAG; 242*91f16700Schasinglulu suspend_ctrl.pcm_flags1 = SPM_SUSPEND_PCM_FLAG1; 243*91f16700Schasinglulu } 244*91f16700Schasinglulu 245*91f16700Schasinglulu return 0; 246*91f16700Schasinglulu } 247*91f16700Schasinglulu 248*91f16700Schasinglulu int mt_spm_suspend_enter(int state_id, unsigned int ext_opand, 249*91f16700Schasinglulu unsigned int resource_req) 250*91f16700Schasinglulu { 251*91f16700Schasinglulu /* If FMAudio / ADSP is active, change to sleep suspend mode */ 252*91f16700Schasinglulu if ((ext_opand & MT_SPM_EX_OP_SET_SUSPEND_MODE) != 0U) { 253*91f16700Schasinglulu mt_spm_suspend_mode_set(MT_SPM_SUSPEND_SLEEP); 254*91f16700Schasinglulu } 255*91f16700Schasinglulu 256*91f16700Schasinglulu /* Notify MCUPM that device is going suspend flow */ 257*91f16700Schasinglulu mmio_write_32(MCUPM_MBOX_OFFSET_PDN, MCUPM_POWER_DOWN); 258*91f16700Schasinglulu 259*91f16700Schasinglulu /* Notify UART to sleep */ 260*91f16700Schasinglulu mt_uart_save(); 261*91f16700Schasinglulu 262*91f16700Schasinglulu return spm_conservation(state_id, ext_opand, 263*91f16700Schasinglulu &__spm_suspend, resource_req); 264*91f16700Schasinglulu } 265*91f16700Schasinglulu 266*91f16700Schasinglulu void mt_spm_suspend_resume(int state_id, unsigned int ext_opand, 267*91f16700Schasinglulu struct wake_status **status) 268*91f16700Schasinglulu { 269*91f16700Schasinglulu spm_conservation_finish(state_id, ext_opand, &__spm_suspend, status); 270*91f16700Schasinglulu 271*91f16700Schasinglulu /* Notify UART to wakeup */ 272*91f16700Schasinglulu mt_uart_restore(); 273*91f16700Schasinglulu 274*91f16700Schasinglulu /* Notify MCUPM that device leave suspend */ 275*91f16700Schasinglulu mmio_write_32(MCUPM_MBOX_OFFSET_PDN, 0); 276*91f16700Schasinglulu 277*91f16700Schasinglulu /* If FMAudio / ADSP is active, change back to suspend mode */ 278*91f16700Schasinglulu if ((ext_opand & MT_SPM_EX_OP_SET_SUSPEND_MODE) != 0U) { 279*91f16700Schasinglulu mt_spm_suspend_mode_set(MT_SPM_SUSPEND_SYSTEM_PDN); 280*91f16700Schasinglulu } 281*91f16700Schasinglulu } 282*91f16700Schasinglulu 283*91f16700Schasinglulu void mt_spm_suspend_init(void) 284*91f16700Schasinglulu { 285*91f16700Schasinglulu spm_conservation_pwrctrl_init(__spm_suspend.pwrctrl); 286*91f16700Schasinglulu } 287