1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (c) 2022, MediaTek Inc. All rights reserved. 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu */ 6*91f16700Schasinglulu 7*91f16700Schasinglulu #include <assert.h> 8*91f16700Schasinglulu #include <stddef.h> 9*91f16700Schasinglulu #include <common/debug.h> 10*91f16700Schasinglulu #include <drivers/delay_timer.h> 11*91f16700Schasinglulu #include <lib/mmio.h> 12*91f16700Schasinglulu #include <mt_spm.h> 13*91f16700Schasinglulu #include <mt_spm_internal.h> 14*91f16700Schasinglulu #include <mt_spm_reg.h> 15*91f16700Schasinglulu #include <mt_spm_resource_req.h> 16*91f16700Schasinglulu #include <plat_pm.h> 17*91f16700Schasinglulu #include <platform_def.h> 18*91f16700Schasinglulu 19*91f16700Schasinglulu /* Define and Declare */ 20*91f16700Schasinglulu #define ROOT_CORE_ADDR_OFFSET (0x20000000) 21*91f16700Schasinglulu #define SPM_WAKEUP_EVENT_MASK_CLEAN_MASK (0xefffffff) 22*91f16700Schasinglulu #define SPM_INIT_DONE_US (20) 23*91f16700Schasinglulu 24*91f16700Schasinglulu static unsigned int mt_spm_bblpm_cnt; 25*91f16700Schasinglulu 26*91f16700Schasinglulu const char *wakeup_src_str[32] = { 27*91f16700Schasinglulu [0] = "R12_PCM_TIMER", 28*91f16700Schasinglulu [1] = "R12_RESERVED_DEBUG_B", 29*91f16700Schasinglulu [2] = "R12_KP_IRQ_B", 30*91f16700Schasinglulu [3] = "R12_APWDT_EVENT_B", 31*91f16700Schasinglulu [4] = "R12_APXGPT1_EVENT_B", 32*91f16700Schasinglulu [5] = "R12_CONN2AP_SPM_WAKEUP_B", 33*91f16700Schasinglulu [6] = "R12_EINT_EVENT_B", 34*91f16700Schasinglulu [7] = "R12_CONN_WDT_IRQ_B", 35*91f16700Schasinglulu [8] = "R12_CCIF0_EVENT_B", 36*91f16700Schasinglulu [9] = "R12_LOWBATTERY_IRQ_B", 37*91f16700Schasinglulu [10] = "R12_SC_SSPM2SPM_WAKEUP_B", 38*91f16700Schasinglulu [11] = "R12_SC_SCP2SPM_WAKEUP_B", 39*91f16700Schasinglulu [12] = "R12_SC_ADSP2SPM_WAKEUP_B", 40*91f16700Schasinglulu [13] = "R12_PCM_WDT_WAKEUP_B", 41*91f16700Schasinglulu [14] = "R12_USB_CDSC_B", 42*91f16700Schasinglulu [15] = "R12_USB_POWERDWN_B", 43*91f16700Schasinglulu [16] = "R12_SYS_TIMER_EVENT_B", 44*91f16700Schasinglulu [17] = "R12_EINT_EVENT_SECURE_B", 45*91f16700Schasinglulu [18] = "R12_CCIF1_EVENT_B", 46*91f16700Schasinglulu [19] = "R12_UART0_IRQ_B", 47*91f16700Schasinglulu [20] = "R12_AFE_IRQ_MCU_B", 48*91f16700Schasinglulu [21] = "R12_THERM_CTRL_EVENT_B", 49*91f16700Schasinglulu [22] = "R12_SYS_CIRQ_IRQ_B", 50*91f16700Schasinglulu [23] = "R12_MD2AP_PEER_EVENT_B", 51*91f16700Schasinglulu [24] = "R12_CSYSPWREQ_B", 52*91f16700Schasinglulu [25] = "R12_MD1_WDT_B", 53*91f16700Schasinglulu [26] = "R12_AP2AP_PEER_WAKEUPEVENT_B", 54*91f16700Schasinglulu [27] = "R12_SEJ_EVENT_B", 55*91f16700Schasinglulu [28] = "R12_SPM_CPU_WAKEUPEVENT_B", 56*91f16700Schasinglulu [29] = "R12_APUSYS", 57*91f16700Schasinglulu [30] = "R12_PCIE_BRIDGE_IRQ", 58*91f16700Schasinglulu [31] = "R12_PCIE_IRQ", 59*91f16700Schasinglulu }; 60*91f16700Schasinglulu 61*91f16700Schasinglulu /* Function and API */ 62*91f16700Schasinglulu wake_reason_t __spm_output_wake_reason(int state_id, const struct wake_status *wakesta) 63*91f16700Schasinglulu { 64*91f16700Schasinglulu uint32_t i, bk_vtcxo_dur, spm_26m_off_pct = 0U; 65*91f16700Schasinglulu wake_reason_t wr = WR_UNKNOWN; 66*91f16700Schasinglulu 67*91f16700Schasinglulu if (wakesta != NULL) { 68*91f16700Schasinglulu if (wakesta->abort != 0U) { 69*91f16700Schasinglulu ERROR("spmfw flow is aborted: 0x%x, timer_out = %u\n", 70*91f16700Schasinglulu wakesta->abort, wakesta->timer_out); 71*91f16700Schasinglulu } else { 72*91f16700Schasinglulu for (i = 0U; i < 32U; i++) { 73*91f16700Schasinglulu if ((wakesta->r12 & BIT(i)) != 0U) { 74*91f16700Schasinglulu INFO("wake up by %s, timer_out = %u\n", 75*91f16700Schasinglulu wakeup_src_str[i], wakesta->timer_out); 76*91f16700Schasinglulu wr = WR_WAKE_SRC; 77*91f16700Schasinglulu break; 78*91f16700Schasinglulu } 79*91f16700Schasinglulu } 80*91f16700Schasinglulu } 81*91f16700Schasinglulu 82*91f16700Schasinglulu INFO("r12 = 0x%x, r12_ext = 0x%x, r13 = 0x%x, debug_flag = 0x%x 0x%x\n", 83*91f16700Schasinglulu wakesta->r12, wakesta->r12_ext, wakesta->r13, wakesta->debug_flag, 84*91f16700Schasinglulu wakesta->debug_flag1); 85*91f16700Schasinglulu INFO("raw_sta = 0x%x 0x%x 0x%x, idle_sta = 0x%x, cg_check_sta = 0x%x\n", 86*91f16700Schasinglulu wakesta->raw_sta, wakesta->md32pcm_wakeup_sta, 87*91f16700Schasinglulu wakesta->md32pcm_event_sta, wakesta->idle_sta, 88*91f16700Schasinglulu wakesta->cg_check_sta); 89*91f16700Schasinglulu INFO("req_sta = 0x%x 0x%x 0x%x 0x%x 0x%x, isr = 0x%x\n", 90*91f16700Schasinglulu wakesta->req_sta0, wakesta->req_sta1, wakesta->req_sta2, 91*91f16700Schasinglulu wakesta->req_sta3, wakesta->req_sta4, wakesta->isr); 92*91f16700Schasinglulu INFO("rt_req_sta0 = 0x%x, rt_req_sta1 = 0x%x, rt_req_sta2 = 0x%x\n", 93*91f16700Schasinglulu wakesta->rt_req_sta0, wakesta->rt_req_sta1, wakesta->rt_req_sta2); 94*91f16700Schasinglulu INFO("rt_req_sta3 = 0x%x, dram_sw_con_3 = 0x%x, raw_ext_sta = 0x%x\n", 95*91f16700Schasinglulu wakesta->rt_req_sta3, wakesta->rt_req_sta4, wakesta->raw_ext_sta); 96*91f16700Schasinglulu INFO("wake_misc = 0x%x, pcm_flag = 0x%x 0x%x 0x%x 0x%x, req = 0x%x\n", 97*91f16700Schasinglulu wakesta->wake_misc, wakesta->sw_flag0, wakesta->sw_flag1, 98*91f16700Schasinglulu wakesta->b_sw_flag0, wakesta->b_sw_flag1, wakesta->src_req); 99*91f16700Schasinglulu INFO("clk_settle = 0x%x, wlk_cntcv_l = 0x%x, wlk_cntcv_h = 0x%x\n", 100*91f16700Schasinglulu wakesta->clk_settle, mmio_read_32(SYS_TIMER_VALUE_L), 101*91f16700Schasinglulu mmio_read_32(SYS_TIMER_VALUE_H)); 102*91f16700Schasinglulu 103*91f16700Schasinglulu if (wakesta->timer_out != 0U) { 104*91f16700Schasinglulu bk_vtcxo_dur = mmio_read_32(SPM_BK_VTCXO_DUR); 105*91f16700Schasinglulu spm_26m_off_pct = (100 * bk_vtcxo_dur) / wakesta->timer_out; 106*91f16700Schasinglulu INFO("spm_26m_off_pct = %u\n", spm_26m_off_pct); 107*91f16700Schasinglulu } 108*91f16700Schasinglulu } 109*91f16700Schasinglulu 110*91f16700Schasinglulu return wr; 111*91f16700Schasinglulu } 112*91f16700Schasinglulu 113*91f16700Schasinglulu void __spm_set_cpu_status(unsigned int cpu) 114*91f16700Schasinglulu { 115*91f16700Schasinglulu uint32_t root_core_addr; 116*91f16700Schasinglulu 117*91f16700Schasinglulu if (cpu < 8U) { 118*91f16700Schasinglulu mmio_write_32(ROOT_CPUTOP_ADDR, BIT(cpu)); 119*91f16700Schasinglulu 120*91f16700Schasinglulu root_core_addr = SPM_CPU0_PWR_CON + (cpu * 0x4); 121*91f16700Schasinglulu root_core_addr += ROOT_CORE_ADDR_OFFSET; 122*91f16700Schasinglulu mmio_write_32(ROOT_CORE_ADDR, root_core_addr); 123*91f16700Schasinglulu 124*91f16700Schasinglulu /* Notify SSPM that preferred cpu wakeup */ 125*91f16700Schasinglulu mmio_write_32(MCUPM_MBOX_WAKEUP_CPU, cpu); 126*91f16700Schasinglulu } else { 127*91f16700Schasinglulu ERROR("%s: error cpu number %d\n", __func__, cpu); 128*91f16700Schasinglulu } 129*91f16700Schasinglulu } 130*91f16700Schasinglulu 131*91f16700Schasinglulu void __spm_src_req_update(const struct pwr_ctrl *pwrctrl, 132*91f16700Schasinglulu unsigned int resource_usage) 133*91f16700Schasinglulu { 134*91f16700Schasinglulu uint8_t apsrc_req = ((resource_usage & MT_SPM_DRAM_S0) != 0U) ? 135*91f16700Schasinglulu 1 : pwrctrl->reg_spm_apsrc_req; 136*91f16700Schasinglulu uint8_t ddr_en_req = ((resource_usage & MT_SPM_DRAM_S1) != 0U) ? 137*91f16700Schasinglulu 1 : pwrctrl->reg_spm_ddren_req; 138*91f16700Schasinglulu uint8_t vrf18_req = ((resource_usage & MT_SPM_SYSPLL) != 0U) ? 139*91f16700Schasinglulu 1 : pwrctrl->reg_spm_vrf18_req; 140*91f16700Schasinglulu uint8_t infra_req = ((resource_usage & MT_SPM_INFRA) != 0U) ? 141*91f16700Schasinglulu 1 : pwrctrl->reg_spm_infra_req; 142*91f16700Schasinglulu uint8_t f26m_req = ((resource_usage & (MT_SPM_26M | MT_SPM_XO_FPM)) != 0U) ? 143*91f16700Schasinglulu 1 : pwrctrl->reg_spm_f26m_req; 144*91f16700Schasinglulu 145*91f16700Schasinglulu /* 146*91f16700Schasinglulu * if SPM_FLAG_SSPM_INFRA_SLEEP_MODE set, 147*91f16700Schasinglulu * clear sspm_srclkena_mask_b and sspm_infra_mask_b 148*91f16700Schasinglulu */ 149*91f16700Schasinglulu uint8_t reg_sspm_srcclkena_mask_b = 150*91f16700Schasinglulu (pwrctrl->pcm_flags & SPM_FLAG_SSPM_INFRA_SLEEP_MODE) 151*91f16700Schasinglulu ? 0U : pwrctrl->reg_sspm_srcclkena_mask_b; 152*91f16700Schasinglulu 153*91f16700Schasinglulu uint8_t reg_sspm_infra_req_mask_b = 154*91f16700Schasinglulu (pwrctrl->pcm_flags & SPM_FLAG_SSPM_INFRA_SLEEP_MODE) 155*91f16700Schasinglulu ? 0 : pwrctrl->reg_sspm_infra_req_mask_b; 156*91f16700Schasinglulu 157*91f16700Schasinglulu /* SPM_SRC_REQ */ 158*91f16700Schasinglulu mmio_write_32(SPM_SRC_REQ, 159*91f16700Schasinglulu ((apsrc_req & 0x1) << 0) | 160*91f16700Schasinglulu ((f26m_req & 0x1) << 1) | 161*91f16700Schasinglulu ((infra_req & 0x1) << 3) | 162*91f16700Schasinglulu ((vrf18_req & 0x1) << 4) | 163*91f16700Schasinglulu ((ddr_en_req & 0x1) << 7) | 164*91f16700Schasinglulu ((pwrctrl->reg_spm_dvfs_req & 0x1) << 8) | 165*91f16700Schasinglulu ((pwrctrl->reg_spm_sw_mailbox_req & 0x1) << 9) | 166*91f16700Schasinglulu ((pwrctrl->reg_spm_sspm_mailbox_req & 0x1) << 10) | 167*91f16700Schasinglulu ((pwrctrl->reg_spm_adsp_mailbox_req & 0x1) << 11) | 168*91f16700Schasinglulu ((pwrctrl->reg_spm_scp_mailbox_req & 0x1) << 12)); 169*91f16700Schasinglulu 170*91f16700Schasinglulu /* SPM_SRC_MASK */ 171*91f16700Schasinglulu mmio_write_32(SPM_SRC_MASK, 172*91f16700Schasinglulu ((pwrctrl->reg_md_0_srcclkena_mask_b & 0x1) << 0) | 173*91f16700Schasinglulu ((pwrctrl->reg_md_0_infra_req_mask_b & 0x1) << 1) | 174*91f16700Schasinglulu ((pwrctrl->reg_md_0_apsrc_req_mask_b & 0x1) << 2) | 175*91f16700Schasinglulu ((pwrctrl->reg_md_0_vrf18_req_mask_b & 0x1) << 3) | 176*91f16700Schasinglulu ((pwrctrl->reg_md_0_ddren_req_mask_b & 0x1) << 4) | 177*91f16700Schasinglulu ((pwrctrl->reg_md_1_srcclkena_mask_b & 0x1) << 5) | 178*91f16700Schasinglulu ((pwrctrl->reg_md_1_infra_req_mask_b & 0x1) << 6) | 179*91f16700Schasinglulu ((pwrctrl->reg_md_1_apsrc_req_mask_b & 0x1) << 7) | 180*91f16700Schasinglulu ((pwrctrl->reg_md_1_vrf18_req_mask_b & 0x1) << 8) | 181*91f16700Schasinglulu ((pwrctrl->reg_md_1_ddren_req_mask_b & 0x1) << 9) | 182*91f16700Schasinglulu ((pwrctrl->reg_conn_srcclkena_mask_b & 0x1) << 10) | 183*91f16700Schasinglulu ((pwrctrl->reg_conn_srcclkenb_mask_b & 0x1) << 11) | 184*91f16700Schasinglulu ((pwrctrl->reg_conn_infra_req_mask_b & 0x1) << 12) | 185*91f16700Schasinglulu ((pwrctrl->reg_conn_apsrc_req_mask_b & 0x1) << 13) | 186*91f16700Schasinglulu ((pwrctrl->reg_conn_vrf18_req_mask_b & 0x1) << 14) | 187*91f16700Schasinglulu ((pwrctrl->reg_conn_ddren_req_mask_b & 0x1) << 15) | 188*91f16700Schasinglulu ((pwrctrl->reg_conn_vfe28_mask_b & 0x1) << 16) | 189*91f16700Schasinglulu ((pwrctrl->reg_srcclkeni_srcclkena_mask_b & 0x7) << 17) | 190*91f16700Schasinglulu ((pwrctrl->reg_srcclkeni_infra_req_mask_b & 0x7) << 20) | 191*91f16700Schasinglulu ((pwrctrl->reg_infrasys_apsrc_req_mask_b & 0x1) << 25) | 192*91f16700Schasinglulu ((pwrctrl->reg_infrasys_ddren_req_mask_b & 0x1) << 26) | 193*91f16700Schasinglulu ((reg_sspm_srcclkena_mask_b & 0x1) << 27) | 194*91f16700Schasinglulu ((reg_sspm_infra_req_mask_b & 0x1) << 28) | 195*91f16700Schasinglulu ((pwrctrl->reg_sspm_apsrc_req_mask_b & 0x1) << 29) | 196*91f16700Schasinglulu ((pwrctrl->reg_sspm_vrf18_req_mask_b & 0x1) << 30) | 197*91f16700Schasinglulu ((pwrctrl->reg_sspm_ddren_req_mask_b & 0x1) << 31)); 198*91f16700Schasinglulu } 199*91f16700Schasinglulu 200*91f16700Schasinglulu void __spm_set_power_control(const struct pwr_ctrl *pwrctrl) 201*91f16700Schasinglulu { 202*91f16700Schasinglulu /* Auto-gen Start */ 203*91f16700Schasinglulu 204*91f16700Schasinglulu /* SPM_AP_STANDBY_CON */ 205*91f16700Schasinglulu mmio_write_32(SPM_AP_STANDBY_CON, 206*91f16700Schasinglulu ((pwrctrl->reg_wfi_op & 0x1) << 0) | 207*91f16700Schasinglulu ((pwrctrl->reg_wfi_type & 0x1) << 1) | 208*91f16700Schasinglulu ((pwrctrl->reg_mp0_cputop_idle_mask & 0x1) << 2) | 209*91f16700Schasinglulu ((pwrctrl->reg_mp1_cputop_idle_mask & 0x1) << 3) | 210*91f16700Schasinglulu ((pwrctrl->reg_mcusys_idle_mask & 0x1) << 4) | 211*91f16700Schasinglulu ((pwrctrl->reg_md_apsrc_1_sel & 0x1) << 25) | 212*91f16700Schasinglulu ((pwrctrl->reg_md_apsrc_0_sel & 0x1) << 26) | 213*91f16700Schasinglulu ((pwrctrl->reg_conn_apsrc_sel & 0x1) << 29)); 214*91f16700Schasinglulu 215*91f16700Schasinglulu /* SPM_SRC6_MASK */ 216*91f16700Schasinglulu mmio_write_32(SPM_SRC6_MASK, 217*91f16700Schasinglulu ((pwrctrl->reg_ccif_event_infra_req_mask_b & 0xffff) << 0) | 218*91f16700Schasinglulu ((pwrctrl->reg_ccif_event_apsrc_req_mask_b & 0xffff) << 16)); 219*91f16700Schasinglulu 220*91f16700Schasinglulu /* SPM_SRC_REQ */ 221*91f16700Schasinglulu mmio_write_32(SPM_SRC_REQ, 222*91f16700Schasinglulu ((pwrctrl->reg_spm_apsrc_req & 0x1) << 0) | 223*91f16700Schasinglulu ((pwrctrl->reg_spm_f26m_req & 0x1) << 1) | 224*91f16700Schasinglulu ((pwrctrl->reg_spm_infra_req & 0x1) << 3) | 225*91f16700Schasinglulu ((pwrctrl->reg_spm_vrf18_req & 0x1) << 4) | 226*91f16700Schasinglulu ((pwrctrl->reg_spm_ddren_req & 0x1) << 7) | 227*91f16700Schasinglulu ((pwrctrl->reg_spm_dvfs_req & 0x1) << 8) | 228*91f16700Schasinglulu ((pwrctrl->reg_spm_sw_mailbox_req & 0x1) << 9) | 229*91f16700Schasinglulu ((pwrctrl->reg_spm_sspm_mailbox_req & 0x1) << 10) | 230*91f16700Schasinglulu ((pwrctrl->reg_spm_adsp_mailbox_req & 0x1) << 11) | 231*91f16700Schasinglulu ((pwrctrl->reg_spm_scp_mailbox_req & 0x1) << 12)); 232*91f16700Schasinglulu 233*91f16700Schasinglulu /* SPM_SRC_MASK */ 234*91f16700Schasinglulu mmio_write_32(SPM_SRC_MASK, 235*91f16700Schasinglulu ((pwrctrl->reg_md_0_srcclkena_mask_b & 0x1) << 0) | 236*91f16700Schasinglulu ((pwrctrl->reg_md_0_infra_req_mask_b & 0x1) << 1) | 237*91f16700Schasinglulu ((pwrctrl->reg_md_0_apsrc_req_mask_b & 0x1) << 2) | 238*91f16700Schasinglulu ((pwrctrl->reg_md_0_vrf18_req_mask_b & 0x1) << 3) | 239*91f16700Schasinglulu ((pwrctrl->reg_md_0_ddren_req_mask_b & 0x1) << 4) | 240*91f16700Schasinglulu ((pwrctrl->reg_md_1_srcclkena_mask_b & 0x1) << 5) | 241*91f16700Schasinglulu ((pwrctrl->reg_md_1_infra_req_mask_b & 0x1) << 6) | 242*91f16700Schasinglulu ((pwrctrl->reg_md_1_apsrc_req_mask_b & 0x1) << 7) | 243*91f16700Schasinglulu ((pwrctrl->reg_md_1_vrf18_req_mask_b & 0x1) << 8) | 244*91f16700Schasinglulu ((pwrctrl->reg_md_1_ddren_req_mask_b & 0x1) << 9) | 245*91f16700Schasinglulu ((pwrctrl->reg_conn_srcclkena_mask_b & 0x1) << 10) | 246*91f16700Schasinglulu ((pwrctrl->reg_conn_srcclkenb_mask_b & 0x1) << 11) | 247*91f16700Schasinglulu ((pwrctrl->reg_conn_infra_req_mask_b & 0x1) << 12) | 248*91f16700Schasinglulu ((pwrctrl->reg_conn_apsrc_req_mask_b & 0x1) << 13) | 249*91f16700Schasinglulu ((pwrctrl->reg_conn_vrf18_req_mask_b & 0x1) << 14) | 250*91f16700Schasinglulu ((pwrctrl->reg_conn_ddren_req_mask_b & 0x1) << 15) | 251*91f16700Schasinglulu ((pwrctrl->reg_conn_vfe28_mask_b & 0x1) << 16) | 252*91f16700Schasinglulu ((pwrctrl->reg_srcclkeni_srcclkena_mask_b & 0x7) << 17) | 253*91f16700Schasinglulu ((pwrctrl->reg_srcclkeni_infra_req_mask_b & 0x7) << 20) | 254*91f16700Schasinglulu ((pwrctrl->reg_infrasys_apsrc_req_mask_b & 0x1) << 25) | 255*91f16700Schasinglulu ((pwrctrl->reg_infrasys_ddren_req_mask_b & 0x1) << 26) | 256*91f16700Schasinglulu ((pwrctrl->reg_sspm_srcclkena_mask_b & 0x1) << 27) | 257*91f16700Schasinglulu ((pwrctrl->reg_sspm_infra_req_mask_b & 0x1) << 28) | 258*91f16700Schasinglulu ((pwrctrl->reg_sspm_apsrc_req_mask_b & 0x1) << 29) | 259*91f16700Schasinglulu ((pwrctrl->reg_sspm_vrf18_req_mask_b & 0x1) << 30) | 260*91f16700Schasinglulu ((pwrctrl->reg_sspm_ddren_req_mask_b & 0x1) << 31)); 261*91f16700Schasinglulu 262*91f16700Schasinglulu /* SPM_SRC2_MASK */ 263*91f16700Schasinglulu mmio_write_32(SPM_SRC2_MASK, 264*91f16700Schasinglulu ((pwrctrl->reg_scp_srcclkena_mask_b & 0x1) << 0) | 265*91f16700Schasinglulu ((pwrctrl->reg_scp_infra_req_mask_b & 0x1) << 1) | 266*91f16700Schasinglulu ((pwrctrl->reg_scp_apsrc_req_mask_b & 0x1) << 2) | 267*91f16700Schasinglulu ((pwrctrl->reg_scp_vrf18_req_mask_b & 0x1) << 3) | 268*91f16700Schasinglulu ((pwrctrl->reg_scp_ddren_req_mask_b & 0x1) << 4) | 269*91f16700Schasinglulu ((pwrctrl->reg_audio_dsp_srcclkena_mask_b & 0x1) << 5) | 270*91f16700Schasinglulu ((pwrctrl->reg_audio_dsp_infra_req_mask_b & 0x1) << 6) | 271*91f16700Schasinglulu ((pwrctrl->reg_audio_dsp_apsrc_req_mask_b & 0x1) << 7) | 272*91f16700Schasinglulu ((pwrctrl->reg_audio_dsp_vrf18_req_mask_b & 0x1) << 8) | 273*91f16700Schasinglulu ((pwrctrl->reg_audio_dsp_ddren_req_mask_b & 0x1) << 9) | 274*91f16700Schasinglulu ((pwrctrl->reg_ufs_srcclkena_mask_b & 0x1) << 10) | 275*91f16700Schasinglulu ((pwrctrl->reg_ufs_infra_req_mask_b & 0x1) << 11) | 276*91f16700Schasinglulu ((pwrctrl->reg_ufs_apsrc_req_mask_b & 0x1) << 12) | 277*91f16700Schasinglulu ((pwrctrl->reg_ufs_vrf18_req_mask_b & 0x1) << 13) | 278*91f16700Schasinglulu ((pwrctrl->reg_ufs_ddren_req_mask_b & 0x1) << 14) | 279*91f16700Schasinglulu ((pwrctrl->reg_disp0_apsrc_req_mask_b & 0x1) << 15) | 280*91f16700Schasinglulu ((pwrctrl->reg_disp0_ddren_req_mask_b & 0x1) << 16) | 281*91f16700Schasinglulu ((pwrctrl->reg_disp1_apsrc_req_mask_b & 0x1) << 17) | 282*91f16700Schasinglulu ((pwrctrl->reg_disp1_ddren_req_mask_b & 0x1) << 18) | 283*91f16700Schasinglulu ((pwrctrl->reg_gce_infra_req_mask_b & 0x1) << 19) | 284*91f16700Schasinglulu ((pwrctrl->reg_gce_apsrc_req_mask_b & 0x1) << 20) | 285*91f16700Schasinglulu ((pwrctrl->reg_gce_vrf18_req_mask_b & 0x1) << 21) | 286*91f16700Schasinglulu ((pwrctrl->reg_gce_ddren_req_mask_b & 0x1) << 22) | 287*91f16700Schasinglulu ((pwrctrl->reg_apu_srcclkena_mask_b & 0x1) << 23) | 288*91f16700Schasinglulu ((pwrctrl->reg_apu_infra_req_mask_b & 0x1) << 24) | 289*91f16700Schasinglulu ((pwrctrl->reg_apu_apsrc_req_mask_b & 0x1) << 25) | 290*91f16700Schasinglulu ((pwrctrl->reg_apu_vrf18_req_mask_b & 0x1) << 26) | 291*91f16700Schasinglulu ((pwrctrl->reg_apu_ddren_req_mask_b & 0x1) << 27) | 292*91f16700Schasinglulu ((pwrctrl->reg_cg_check_srcclkena_mask_b & 0x1) << 28) | 293*91f16700Schasinglulu ((pwrctrl->reg_cg_check_apsrc_req_mask_b & 0x1) << 29) | 294*91f16700Schasinglulu ((pwrctrl->reg_cg_check_vrf18_req_mask_b & 0x1) << 30) | 295*91f16700Schasinglulu ((pwrctrl->reg_cg_check_ddren_req_mask_b & 0x1) << 31)); 296*91f16700Schasinglulu 297*91f16700Schasinglulu /* SPM_SRC3_MASK */ 298*91f16700Schasinglulu mmio_write_32(SPM_SRC3_MASK, 299*91f16700Schasinglulu ((pwrctrl->reg_dvfsrc_event_trigger_mask_b & 0x1) << 0) | 300*91f16700Schasinglulu ((pwrctrl->reg_sw2spm_wakeup_mask_b & 0xf) << 1) | 301*91f16700Schasinglulu ((pwrctrl->reg_adsp2spm_wakeup_mask_b & 0x1) << 5) | 302*91f16700Schasinglulu ((pwrctrl->reg_sspm2spm_wakeup_mask_b & 0xf) << 6) | 303*91f16700Schasinglulu ((pwrctrl->reg_scp2spm_wakeup_mask_b & 0x1) << 10) | 304*91f16700Schasinglulu ((pwrctrl->reg_csyspwrup_ack_mask & 0x1) << 11) | 305*91f16700Schasinglulu ((pwrctrl->reg_spm_reserved_srcclkena_mask_b & 0x1) << 12) | 306*91f16700Schasinglulu ((pwrctrl->reg_spm_reserved_infra_req_mask_b & 0x1) << 13) | 307*91f16700Schasinglulu ((pwrctrl->reg_spm_reserved_apsrc_req_mask_b & 0x1) << 14) | 308*91f16700Schasinglulu ((pwrctrl->reg_spm_reserved_vrf18_req_mask_b & 0x1) << 15) | 309*91f16700Schasinglulu ((pwrctrl->reg_spm_reserved_ddren_req_mask_b & 0x1) << 16) | 310*91f16700Schasinglulu ((pwrctrl->reg_mcupm_srcclkena_mask_b & 0x1) << 17) | 311*91f16700Schasinglulu ((pwrctrl->reg_mcupm_infra_req_mask_b & 0x1) << 18) | 312*91f16700Schasinglulu ((pwrctrl->reg_mcupm_apsrc_req_mask_b & 0x1) << 19) | 313*91f16700Schasinglulu ((pwrctrl->reg_mcupm_vrf18_req_mask_b & 0x1) << 20) | 314*91f16700Schasinglulu ((pwrctrl->reg_mcupm_ddren_req_mask_b & 0x1) << 21) | 315*91f16700Schasinglulu ((pwrctrl->reg_msdc0_srcclkena_mask_b & 0x1) << 22) | 316*91f16700Schasinglulu ((pwrctrl->reg_msdc0_infra_req_mask_b & 0x1) << 23) | 317*91f16700Schasinglulu ((pwrctrl->reg_msdc0_apsrc_req_mask_b & 0x1) << 24) | 318*91f16700Schasinglulu ((pwrctrl->reg_msdc0_vrf18_req_mask_b & 0x1) << 25) | 319*91f16700Schasinglulu ((pwrctrl->reg_msdc0_ddren_req_mask_b & 0x1) << 26) | 320*91f16700Schasinglulu ((pwrctrl->reg_msdc1_srcclkena_mask_b & 0x1) << 27) | 321*91f16700Schasinglulu ((pwrctrl->reg_msdc1_infra_req_mask_b & 0x1) << 28) | 322*91f16700Schasinglulu ((pwrctrl->reg_msdc1_apsrc_req_mask_b & 0x1) << 29) | 323*91f16700Schasinglulu ((pwrctrl->reg_msdc1_vrf18_req_mask_b & 0x1) << 30) | 324*91f16700Schasinglulu ((pwrctrl->reg_msdc1_ddren_req_mask_b & 0x1) << 31)); 325*91f16700Schasinglulu 326*91f16700Schasinglulu /* SPM_SRC4_MASK */ 327*91f16700Schasinglulu mmio_write_32(SPM_SRC4_MASK, 328*91f16700Schasinglulu ((pwrctrl->reg_ccif_event_srcclkena_mask_b & 0xffff) << 0) | 329*91f16700Schasinglulu ((pwrctrl->reg_bak_psri_srcclkena_mask_b & 0x1) << 16) | 330*91f16700Schasinglulu ((pwrctrl->reg_bak_psri_infra_req_mask_b & 0x1) << 17) | 331*91f16700Schasinglulu ((pwrctrl->reg_bak_psri_apsrc_req_mask_b & 0x1) << 18) | 332*91f16700Schasinglulu ((pwrctrl->reg_bak_psri_vrf18_req_mask_b & 0x1) << 19) | 333*91f16700Schasinglulu ((pwrctrl->reg_bak_psri_ddren_req_mask_b & 0x1) << 20) | 334*91f16700Schasinglulu ((pwrctrl->reg_dramc_md32_infra_req_mask_b & 0x3) << 21) | 335*91f16700Schasinglulu ((pwrctrl->reg_dramc_md32_vrf18_req_mask_b & 0x3) << 23) | 336*91f16700Schasinglulu ((pwrctrl->reg_conn_srcclkenb2pwrap_mask_b & 0x1) << 25) | 337*91f16700Schasinglulu ((pwrctrl->reg_dramc_md32_apsrc_req_mask_b & 0x3) << 26)); 338*91f16700Schasinglulu 339*91f16700Schasinglulu /* SPM_SRC5_MASK */ 340*91f16700Schasinglulu mmio_write_32(SPM_SRC5_MASK, 341*91f16700Schasinglulu ((pwrctrl->reg_mcusys_merge_apsrc_req_mask_b & 0x1ff) << 0) | 342*91f16700Schasinglulu ((pwrctrl->reg_mcusys_merge_ddren_req_mask_b & 0x1ff) << 9) | 343*91f16700Schasinglulu ((pwrctrl->reg_afe_srcclkena_mask_b & 0x1) << 18) | 344*91f16700Schasinglulu ((pwrctrl->reg_afe_infra_req_mask_b & 0x1) << 19) | 345*91f16700Schasinglulu ((pwrctrl->reg_afe_apsrc_req_mask_b & 0x1) << 20) | 346*91f16700Schasinglulu ((pwrctrl->reg_afe_vrf18_req_mask_b & 0x1) << 21) | 347*91f16700Schasinglulu ((pwrctrl->reg_afe_ddren_req_mask_b & 0x1) << 22) | 348*91f16700Schasinglulu ((pwrctrl->reg_msdc2_srcclkena_mask_b & 0x1) << 23) | 349*91f16700Schasinglulu ((pwrctrl->reg_msdc2_infra_req_mask_b & 0x1) << 24) | 350*91f16700Schasinglulu ((pwrctrl->reg_msdc2_apsrc_req_mask_b & 0x1) << 25) | 351*91f16700Schasinglulu ((pwrctrl->reg_msdc2_vrf18_req_mask_b & 0x1) << 26) | 352*91f16700Schasinglulu ((pwrctrl->reg_msdc2_ddren_req_mask_b & 0x1) << 27)); 353*91f16700Schasinglulu 354*91f16700Schasinglulu /* SPM_WAKEUP_EVENT_MASK */ 355*91f16700Schasinglulu mmio_write_32(SPM_WAKEUP_EVENT_MASK, 356*91f16700Schasinglulu ((pwrctrl->reg_wakeup_event_mask & 0xffffffff) << 0)); 357*91f16700Schasinglulu 358*91f16700Schasinglulu /* SPM_WAKEUP_EVENT_EXT_MASK */ 359*91f16700Schasinglulu mmio_write_32(SPM_WAKEUP_EVENT_EXT_MASK, 360*91f16700Schasinglulu ((pwrctrl->reg_ext_wakeup_event_mask & 0xffffffff) << 0)); 361*91f16700Schasinglulu 362*91f16700Schasinglulu /* SPM_SRC7_MASK */ 363*91f16700Schasinglulu mmio_write_32(SPM_SRC7_MASK, 364*91f16700Schasinglulu ((pwrctrl->reg_pcie_srcclkena_mask_b & 0x1) << 0) | 365*91f16700Schasinglulu ((pwrctrl->reg_pcie_infra_req_mask_b & 0x1) << 1) | 366*91f16700Schasinglulu ((pwrctrl->reg_pcie_apsrc_req_mask_b & 0x1) << 2) | 367*91f16700Schasinglulu ((pwrctrl->reg_pcie_vrf18_req_mask_b & 0x1) << 3) | 368*91f16700Schasinglulu ((pwrctrl->reg_pcie_ddren_req_mask_b & 0x1) << 4) | 369*91f16700Schasinglulu ((pwrctrl->reg_dpmaif_srcclkena_mask_b & 0x1) << 5) | 370*91f16700Schasinglulu ((pwrctrl->reg_dpmaif_infra_req_mask_b & 0x1) << 6) | 371*91f16700Schasinglulu ((pwrctrl->reg_dpmaif_apsrc_req_mask_b & 0x1) << 7) | 372*91f16700Schasinglulu ((pwrctrl->reg_dpmaif_vrf18_req_mask_b & 0x1) << 8) | 373*91f16700Schasinglulu ((pwrctrl->reg_dpmaif_ddren_req_mask_b & 0x1) << 9)); 374*91f16700Schasinglulu /* Auto-gen End */ 375*91f16700Schasinglulu } 376*91f16700Schasinglulu 377*91f16700Schasinglulu void __spm_disable_pcm_timer(void) 378*91f16700Schasinglulu { 379*91f16700Schasinglulu mmio_clrsetbits_32(PCM_CON1, RG_PCM_TIMER_EN_LSB, SPM_REGWR_CFG_KEY); 380*91f16700Schasinglulu } 381*91f16700Schasinglulu 382*91f16700Schasinglulu 383*91f16700Schasinglulu void __spm_set_wakeup_event(const struct pwr_ctrl *pwrctrl) 384*91f16700Schasinglulu { 385*91f16700Schasinglulu uint32_t val, mask; 386*91f16700Schasinglulu 387*91f16700Schasinglulu /* toggle event counter clear */ 388*91f16700Schasinglulu mmio_setbits_32(PCM_CON1, 389*91f16700Schasinglulu SPM_REGWR_CFG_KEY | REG_SPM_EVENT_COUNTER_CLR_LSB); 390*91f16700Schasinglulu 391*91f16700Schasinglulu /* toggle for reset SYS TIMER start point */ 392*91f16700Schasinglulu mmio_setbits_32(SYS_TIMER_CON, SYS_TIMER_START_EN_LSB); 393*91f16700Schasinglulu 394*91f16700Schasinglulu if (pwrctrl->timer_val_cust == 0U) { 395*91f16700Schasinglulu val = pwrctrl->timer_val ? (pwrctrl->timer_val) : (PCM_TIMER_MAX); 396*91f16700Schasinglulu } else { 397*91f16700Schasinglulu val = pwrctrl->timer_val_cust; 398*91f16700Schasinglulu } 399*91f16700Schasinglulu 400*91f16700Schasinglulu mmio_write_32(PCM_TIMER_VAL, val); 401*91f16700Schasinglulu mmio_setbits_32(PCM_CON1, (SPM_REGWR_CFG_KEY | RG_PCM_TIMER_EN_LSB)); 402*91f16700Schasinglulu 403*91f16700Schasinglulu /* unmask AP wakeup source */ 404*91f16700Schasinglulu if (pwrctrl->wake_src_cust == 0U) { 405*91f16700Schasinglulu mask = pwrctrl->wake_src; 406*91f16700Schasinglulu } else { 407*91f16700Schasinglulu mask = pwrctrl->wake_src_cust; 408*91f16700Schasinglulu } 409*91f16700Schasinglulu 410*91f16700Schasinglulu if (pwrctrl->reg_csyspwrup_ack_mask != 0U) { 411*91f16700Schasinglulu mask &= ~R12_CSYSPWREQ_B; 412*91f16700Schasinglulu } 413*91f16700Schasinglulu 414*91f16700Schasinglulu mmio_write_32(SPM_WAKEUP_EVENT_MASK, ~mask); 415*91f16700Schasinglulu 416*91f16700Schasinglulu /* unmask SPM ISR (keep TWAM setting) */ 417*91f16700Schasinglulu mmio_setbits_32(SPM_IRQ_MASK, ISRM_RET_IRQ_AUX); 418*91f16700Schasinglulu 419*91f16700Schasinglulu /* toggle event counter clear */ 420*91f16700Schasinglulu mmio_clrsetbits_32(PCM_CON1, REG_SPM_EVENT_COUNTER_CLR_LSB, 421*91f16700Schasinglulu SPM_REGWR_CFG_KEY); 422*91f16700Schasinglulu /* toggle for reset SYS TIMER start point */ 423*91f16700Schasinglulu mmio_clrbits_32(SYS_TIMER_CON, SYS_TIMER_START_EN_LSB); 424*91f16700Schasinglulu } 425*91f16700Schasinglulu 426*91f16700Schasinglulu void __spm_set_pcm_flags(struct pwr_ctrl *pwrctrl) 427*91f16700Schasinglulu { 428*91f16700Schasinglulu /* set PCM flags and data */ 429*91f16700Schasinglulu if (pwrctrl->pcm_flags_cust_clr != 0U) { 430*91f16700Schasinglulu pwrctrl->pcm_flags &= ~pwrctrl->pcm_flags_cust_clr; 431*91f16700Schasinglulu } 432*91f16700Schasinglulu 433*91f16700Schasinglulu if (pwrctrl->pcm_flags_cust_set != 0U) { 434*91f16700Schasinglulu pwrctrl->pcm_flags |= pwrctrl->pcm_flags_cust_set; 435*91f16700Schasinglulu } 436*91f16700Schasinglulu 437*91f16700Schasinglulu if (pwrctrl->pcm_flags1_cust_clr != 0U) { 438*91f16700Schasinglulu pwrctrl->pcm_flags1 &= ~pwrctrl->pcm_flags1_cust_clr; 439*91f16700Schasinglulu } 440*91f16700Schasinglulu 441*91f16700Schasinglulu if (pwrctrl->pcm_flags1_cust_set != 0U) { 442*91f16700Schasinglulu pwrctrl->pcm_flags1 |= pwrctrl->pcm_flags1_cust_set; 443*91f16700Schasinglulu } 444*91f16700Schasinglulu 445*91f16700Schasinglulu mmio_write_32(SPM_SW_FLAG_0, pwrctrl->pcm_flags); 446*91f16700Schasinglulu 447*91f16700Schasinglulu mmio_write_32(SPM_SW_FLAG_1, pwrctrl->pcm_flags1); 448*91f16700Schasinglulu 449*91f16700Schasinglulu mmio_write_32(SPM_SW_RSV_7, pwrctrl->pcm_flags); 450*91f16700Schasinglulu 451*91f16700Schasinglulu mmio_write_32(SPM_SW_RSV_8, pwrctrl->pcm_flags1); 452*91f16700Schasinglulu } 453*91f16700Schasinglulu 454*91f16700Schasinglulu void __spm_get_wakeup_status(struct wake_status *wakesta, 455*91f16700Schasinglulu unsigned int ext_status) 456*91f16700Schasinglulu { 457*91f16700Schasinglulu wakesta->tr.comm.r12 = mmio_read_32(SPM_BK_WAKE_EVENT); 458*91f16700Schasinglulu wakesta->tr.comm.timer_out = mmio_read_32(SPM_BK_PCM_TIMER); 459*91f16700Schasinglulu wakesta->tr.comm.r13 = mmio_read_32(PCM_REG13_DATA); 460*91f16700Schasinglulu wakesta->tr.comm.req_sta0 = mmio_read_32(SRC_REQ_STA_0); 461*91f16700Schasinglulu wakesta->tr.comm.req_sta1 = mmio_read_32(SRC_REQ_STA_1); 462*91f16700Schasinglulu wakesta->tr.comm.req_sta2 = mmio_read_32(SRC_REQ_STA_2); 463*91f16700Schasinglulu wakesta->tr.comm.req_sta3 = mmio_read_32(SRC_REQ_STA_3); 464*91f16700Schasinglulu wakesta->tr.comm.req_sta4 = mmio_read_32(SRC_REQ_STA_4); 465*91f16700Schasinglulu 466*91f16700Schasinglulu wakesta->tr.comm.debug_flag = mmio_read_32(PCM_WDT_LATCH_SPARE_0); 467*91f16700Schasinglulu wakesta->tr.comm.debug_flag1 = mmio_read_32(PCM_WDT_LATCH_SPARE_1); 468*91f16700Schasinglulu 469*91f16700Schasinglulu if ((ext_status & SPM_INTERNAL_STATUS_HW_S1) != 0U) { 470*91f16700Schasinglulu wakesta->tr.comm.debug_flag |= (SPM_DBG_DEBUG_IDX_DDREN_WAKE | 471*91f16700Schasinglulu SPM_DBG_DEBUG_IDX_DDREN_SLEEP); 472*91f16700Schasinglulu mmio_write_32(PCM_WDT_LATCH_SPARE_0, wakesta->tr.comm.debug_flag); 473*91f16700Schasinglulu } 474*91f16700Schasinglulu 475*91f16700Schasinglulu wakesta->tr.comm.b_sw_flag0 = mmio_read_32(SPM_SW_RSV_7); 476*91f16700Schasinglulu wakesta->tr.comm.b_sw_flag1 = mmio_read_32(SPM_SW_RSV_8); 477*91f16700Schasinglulu 478*91f16700Schasinglulu /* record below spm info for debug */ 479*91f16700Schasinglulu wakesta->r12 = mmio_read_32(SPM_BK_WAKE_EVENT); 480*91f16700Schasinglulu wakesta->r12_ext = mmio_read_32(SPM_WAKEUP_STA); 481*91f16700Schasinglulu wakesta->raw_sta = mmio_read_32(SPM_WAKEUP_STA); 482*91f16700Schasinglulu wakesta->raw_ext_sta = mmio_read_32(SPM_WAKEUP_EXT_STA); 483*91f16700Schasinglulu wakesta->md32pcm_wakeup_sta = mmio_read_32(MD32PCM_WAKEUP_STA); 484*91f16700Schasinglulu wakesta->md32pcm_event_sta = mmio_read_32(MD32PCM_EVENT_STA); 485*91f16700Schasinglulu wakesta->src_req = mmio_read_32(SPM_SRC_REQ); 486*91f16700Schasinglulu 487*91f16700Schasinglulu /* backup of SPM_WAKEUP_MISC */ 488*91f16700Schasinglulu wakesta->wake_misc = mmio_read_32(SPM_BK_WAKE_MISC); 489*91f16700Schasinglulu 490*91f16700Schasinglulu /* get sleep time, backup of PCM_TIMER_OUT */ 491*91f16700Schasinglulu wakesta->timer_out = mmio_read_32(SPM_BK_PCM_TIMER); 492*91f16700Schasinglulu 493*91f16700Schasinglulu /* get other SYS and co-clock status */ 494*91f16700Schasinglulu wakesta->r13 = mmio_read_32(PCM_REG13_DATA); 495*91f16700Schasinglulu wakesta->idle_sta = mmio_read_32(SUBSYS_IDLE_STA); 496*91f16700Schasinglulu wakesta->req_sta0 = mmio_read_32(SRC_REQ_STA_0); 497*91f16700Schasinglulu wakesta->req_sta1 = mmio_read_32(SRC_REQ_STA_1); 498*91f16700Schasinglulu wakesta->req_sta2 = mmio_read_32(SRC_REQ_STA_2); 499*91f16700Schasinglulu wakesta->req_sta3 = mmio_read_32(SRC_REQ_STA_3); 500*91f16700Schasinglulu wakesta->req_sta4 = mmio_read_32(SRC_REQ_STA_4); 501*91f16700Schasinglulu 502*91f16700Schasinglulu /* get HW CG check status */ 503*91f16700Schasinglulu wakesta->cg_check_sta = mmio_read_32(SPM_CG_CHECK_STA); 504*91f16700Schasinglulu 505*91f16700Schasinglulu /* get debug flag for PCM execution check */ 506*91f16700Schasinglulu wakesta->debug_flag = mmio_read_32(PCM_WDT_LATCH_SPARE_0); 507*91f16700Schasinglulu wakesta->debug_flag1 = mmio_read_32(PCM_WDT_LATCH_SPARE_1); 508*91f16700Schasinglulu 509*91f16700Schasinglulu /* get backup SW flag status */ 510*91f16700Schasinglulu wakesta->b_sw_flag0 = mmio_read_32(SPM_SW_RSV_7); 511*91f16700Schasinglulu wakesta->b_sw_flag1 = mmio_read_32(SPM_SW_RSV_8); 512*91f16700Schasinglulu 513*91f16700Schasinglulu wakesta->rt_req_sta0 = mmio_read_32(SPM_SW_RSV_2); 514*91f16700Schasinglulu wakesta->rt_req_sta1 = mmio_read_32(SPM_SW_RSV_3); 515*91f16700Schasinglulu wakesta->rt_req_sta2 = mmio_read_32(SPM_SW_RSV_4); 516*91f16700Schasinglulu wakesta->rt_req_sta3 = mmio_read_32(SPM_SW_RSV_5); 517*91f16700Schasinglulu wakesta->rt_req_sta4 = mmio_read_32(SPM_SW_RSV_6); 518*91f16700Schasinglulu 519*91f16700Schasinglulu /* get ISR status */ 520*91f16700Schasinglulu wakesta->isr = mmio_read_32(SPM_IRQ_STA); 521*91f16700Schasinglulu 522*91f16700Schasinglulu /* get SW flag status */ 523*91f16700Schasinglulu wakesta->sw_flag0 = mmio_read_32(SPM_SW_FLAG_0); 524*91f16700Schasinglulu wakesta->sw_flag1 = mmio_read_32(SPM_SW_FLAG_1); 525*91f16700Schasinglulu 526*91f16700Schasinglulu /* get CLK SETTLE */ 527*91f16700Schasinglulu wakesta->clk_settle = mmio_read_32(SPM_CLK_SETTLE); 528*91f16700Schasinglulu 529*91f16700Schasinglulu /* check abort */ 530*91f16700Schasinglulu wakesta->abort = ((wakesta->debug_flag & DEBUG_ABORT_MASK) | 531*91f16700Schasinglulu (wakesta->debug_flag1 & DEBUG_ABORT_MASK_1)); 532*91f16700Schasinglulu } 533*91f16700Schasinglulu 534*91f16700Schasinglulu void __spm_clean_after_wakeup(void) 535*91f16700Schasinglulu { 536*91f16700Schasinglulu mmio_write_32(SPM_BK_WAKE_EVENT, 537*91f16700Schasinglulu (mmio_read_32(SPM_WAKEUP_STA) | 538*91f16700Schasinglulu mmio_read_32(SPM_BK_WAKE_EVENT))); 539*91f16700Schasinglulu mmio_write_32(SPM_CPU_WAKEUP_EVENT, 0U); 540*91f16700Schasinglulu 541*91f16700Schasinglulu /* 542*91f16700Schasinglulu * clean wakeup event raw status (for edge trigger event) 543*91f16700Schasinglulu * bit[28] for cpu wake up event 544*91f16700Schasinglulu */ 545*91f16700Schasinglulu mmio_write_32(SPM_WAKEUP_EVENT_MASK, SPM_WAKEUP_EVENT_MASK_CLEAN_MASK); 546*91f16700Schasinglulu 547*91f16700Schasinglulu /* clean ISR status (except TWAM) */ 548*91f16700Schasinglulu mmio_setbits_32(SPM_IRQ_MASK, ISRM_ALL_EXC_TWAM); 549*91f16700Schasinglulu mmio_write_32(SPM_IRQ_STA, ISRC_ALL_EXC_TWAM); 550*91f16700Schasinglulu mmio_write_32(SPM_SWINT_CLR, PCM_SW_INT_ALL); 551*91f16700Schasinglulu } 552*91f16700Schasinglulu 553*91f16700Schasinglulu void __spm_set_pcm_wdt(int en) 554*91f16700Schasinglulu { 555*91f16700Schasinglulu mmio_clrsetbits_32(PCM_CON1, RG_PCM_WDT_EN_LSB, 556*91f16700Schasinglulu SPM_REGWR_CFG_KEY); 557*91f16700Schasinglulu 558*91f16700Schasinglulu if (en == 1) { 559*91f16700Schasinglulu mmio_clrsetbits_32(PCM_CON1, RG_PCM_WDT_WAKE_LSB, 560*91f16700Schasinglulu SPM_REGWR_CFG_KEY); 561*91f16700Schasinglulu 562*91f16700Schasinglulu if (mmio_read_32(PCM_TIMER_VAL) > PCM_TIMER_MAX) { 563*91f16700Schasinglulu mmio_write_32(PCM_TIMER_VAL, PCM_TIMER_MAX); 564*91f16700Schasinglulu } 565*91f16700Schasinglulu 566*91f16700Schasinglulu mmio_write_32(PCM_WDT_VAL, 567*91f16700Schasinglulu mmio_read_32(PCM_TIMER_VAL) + PCM_WDT_TIMEOUT); 568*91f16700Schasinglulu mmio_setbits_32(PCM_CON1, SPM_REGWR_CFG_KEY | RG_PCM_WDT_EN_LSB); 569*91f16700Schasinglulu } 570*91f16700Schasinglulu } 571*91f16700Schasinglulu 572*91f16700Schasinglulu void __spm_send_cpu_wakeup_event(void) 573*91f16700Schasinglulu { 574*91f16700Schasinglulu /* SPM will clear SPM_CPU_WAKEUP_EVENT */ 575*91f16700Schasinglulu mmio_write_32(SPM_CPU_WAKEUP_EVENT, 1); 576*91f16700Schasinglulu } 577*91f16700Schasinglulu 578*91f16700Schasinglulu void __spm_ext_int_wakeup_req_clr(void) 579*91f16700Schasinglulu { 580*91f16700Schasinglulu unsigned int reg = mmio_read_32(SPM_MD32_IRQ) & (~(0x1U << 0)); 581*91f16700Schasinglulu 582*91f16700Schasinglulu mmio_write_32(EXT_INT_WAKEUP_REQ_CLR, mmio_read_32(ROOT_CPUTOP_ADDR)); 583*91f16700Schasinglulu 584*91f16700Schasinglulu /* Clear spm2mcupm wakeup interrupt status */ 585*91f16700Schasinglulu mmio_write_32(SPM_MD32_IRQ, reg); 586*91f16700Schasinglulu } 587*91f16700Schasinglulu 588*91f16700Schasinglulu void __spm_xo_soc_bblpm(int en) 589*91f16700Schasinglulu { 590*91f16700Schasinglulu if (en == 1) { 591*91f16700Schasinglulu mmio_clrsetbits_32(RC_M00_SRCLKEN_CFG, 592*91f16700Schasinglulu RC_SW_SRCCLKEN_FPM, RC_SW_SRCCLKEN_RC); 593*91f16700Schasinglulu assert(mt_spm_bblpm_cnt == 0); 594*91f16700Schasinglulu mt_spm_bblpm_cnt += 1; 595*91f16700Schasinglulu } else { 596*91f16700Schasinglulu mmio_clrsetbits_32(RC_M00_SRCLKEN_CFG, 597*91f16700Schasinglulu RC_SW_SRCCLKEN_RC, RC_SW_SRCCLKEN_FPM); 598*91f16700Schasinglulu mt_spm_bblpm_cnt -= 1; 599*91f16700Schasinglulu } 600*91f16700Schasinglulu } 601*91f16700Schasinglulu 602*91f16700Schasinglulu void __spm_hw_s1_state_monitor(int en, unsigned int *status) 603*91f16700Schasinglulu { 604*91f16700Schasinglulu unsigned int reg = mmio_read_32(SPM_ACK_CHK_CON_3); 605*91f16700Schasinglulu 606*91f16700Schasinglulu if (en == 1) { 607*91f16700Schasinglulu reg = mmio_read_32(SPM_ACK_CHK_CON_3); 608*91f16700Schasinglulu reg &= ~SPM_ACK_CHK_3_CON_CLR_ALL; 609*91f16700Schasinglulu mmio_write_32(SPM_ACK_CHK_CON_3, reg); 610*91f16700Schasinglulu reg |= SPM_ACK_CHK_3_CON_EN; 611*91f16700Schasinglulu mmio_write_32(SPM_ACK_CHK_CON_3, reg); 612*91f16700Schasinglulu } else { 613*91f16700Schasinglulu if (((reg & SPM_ACK_CHK_3_CON_RESULT) != 0U) && 614*91f16700Schasinglulu (status != NULL)) { 615*91f16700Schasinglulu *status |= SPM_INTERNAL_STATUS_HW_S1; 616*91f16700Schasinglulu } 617*91f16700Schasinglulu 618*91f16700Schasinglulu mmio_clrsetbits_32(SPM_ACK_CHK_CON_3, SPM_ACK_CHK_3_CON_EN, 619*91f16700Schasinglulu SPM_ACK_CHK_3_CON_HW_MODE_TRIG | 620*91f16700Schasinglulu SPM_ACK_CHK_3_CON_CLR_ALL); 621*91f16700Schasinglulu } 622*91f16700Schasinglulu } 623*91f16700Schasinglulu 624