xref: /arm-trusted-firmware/plat/mediatek/mt8186/drivers/mcdi/mt_mcdi.c (revision 91f16700b400a8c0651d24a598fc48ee2997a0d7)
1*91f16700Schasinglulu /*
2*91f16700Schasinglulu  * Copyright (c) 2021, MediaTek Inc. All rights reserved.
3*91f16700Schasinglulu  *
4*91f16700Schasinglulu  * SPDX-License-Identifier: BSD-3-Clause
5*91f16700Schasinglulu  */
6*91f16700Schasinglulu 
7*91f16700Schasinglulu #include <cdefs.h>
8*91f16700Schasinglulu #include <common/debug.h>
9*91f16700Schasinglulu #include <lib/mmio.h>
10*91f16700Schasinglulu #include <lib/utils_def.h>
11*91f16700Schasinglulu #include <mt_mcdi.h>
12*91f16700Schasinglulu 
13*91f16700Schasinglulu /* Read/Write */
14*91f16700Schasinglulu #define APMCU_MCUPM_MBOX_AP_READY	U(0)
15*91f16700Schasinglulu #define APMCU_MCUPM_MBOX_RESERVED_1	U(1)
16*91f16700Schasinglulu #define APMCU_MCUPM_MBOX_RESERVED_2	U(2)
17*91f16700Schasinglulu #define APMCU_MCUPM_MBOX_RESERVED_3	U(3)
18*91f16700Schasinglulu #define APMCU_MCUPM_MBOX_PWR_CTRL_EN	U(4)
19*91f16700Schasinglulu #define APMCU_MCUPM_MBOX_L3_CACHE_MODE	U(5)
20*91f16700Schasinglulu #define APMCU_MCUPM_MBOX_BUCK_MODE	U(6)
21*91f16700Schasinglulu #define APMCU_MCUPM_MBOX_ARMPLL_MODE	U(7)
22*91f16700Schasinglulu /* Read only */
23*91f16700Schasinglulu #define APMCU_MCUPM_MBOX_TASK_STA	U(8)
24*91f16700Schasinglulu #define APMCU_MCUPM_MBOX_RESERVED_9	U(9)
25*91f16700Schasinglulu #define APMCU_MCUPM_MBOX_RESERVED_10	U(10)
26*91f16700Schasinglulu #define APMCU_MCUPM_MBOX_RESERVED_11	U(11)
27*91f16700Schasinglulu 
28*91f16700Schasinglulu /* CPC mode - Read/Write */
29*91f16700Schasinglulu #define APMCU_MCUPM_MBOX_WAKEUP_CPU	U(12)
30*91f16700Schasinglulu 
31*91f16700Schasinglulu /* Mbox Slot: APMCU_MCUPM_MBOX_PWR_CTRL_EN */
32*91f16700Schasinglulu #define MCUPM_MCUSYS_CTRL		BIT(0)
33*91f16700Schasinglulu #define MCUPM_BUCK_CTRL			BIT(1)
34*91f16700Schasinglulu #define MCUPM_ARMPLL_CTRL		BIT(2)
35*91f16700Schasinglulu #define MCUPM_CM_CTRL			BIT(3)
36*91f16700Schasinglulu #define MCUPM_PWR_CTRL_MASK		GENMASK(3, 0)
37*91f16700Schasinglulu 
38*91f16700Schasinglulu /* Mbox Slot: APMCU_MCUPM_MBOX_BUCK_MODE */
39*91f16700Schasinglulu #define MCUPM_BUCK_NORMAL_MODE		U(0) /* default */
40*91f16700Schasinglulu #define MCUPM_BUCK_LP_MODE		U(1)
41*91f16700Schasinglulu #define MCUPM_BUCK_OFF_MODE		U(2)
42*91f16700Schasinglulu #define NF_MCUPM_BUCK_MODE		U(3)
43*91f16700Schasinglulu 
44*91f16700Schasinglulu /* Mbox Slot: APMCU_MCUPM_MBOX_ARMPLL_MODE */
45*91f16700Schasinglulu #define MCUPM_ARMPLL_ON			U(0) /* default */
46*91f16700Schasinglulu #define MCUPM_ARMPLL_GATING		U(1)
47*91f16700Schasinglulu #define MCUPM_ARMPLL_OFF		U(2)
48*91f16700Schasinglulu #define NF_MCUPM_ARMPLL_MODE		U(3)
49*91f16700Schasinglulu 
50*91f16700Schasinglulu /* Mbox Slot: APMCU_MCUPM_MBOX_TASK_STA */
51*91f16700Schasinglulu #define MCUPM_TASK_UNINIT		U(0)
52*91f16700Schasinglulu #define MCUPM_TASK_INIT			U(1)
53*91f16700Schasinglulu #define MCUPM_TASK_INIT_FINISH		U(2)
54*91f16700Schasinglulu #define MCUPM_TASK_WAIT			U(3)
55*91f16700Schasinglulu #define MCUPM_TASK_RUN			U(4)
56*91f16700Schasinglulu #define MCUPM_TASK_PAUSE		U(5)
57*91f16700Schasinglulu 
58*91f16700Schasinglulu #define SSPM_MBOX_3_BASE		U(0x10420000)
59*91f16700Schasinglulu 
60*91f16700Schasinglulu #define MCDI_NOT_INIT			U(0)
61*91f16700Schasinglulu #define MCDI_INIT_1			U(1)
62*91f16700Schasinglulu #define MCDI_INIT_2			U(2)
63*91f16700Schasinglulu #define MCDI_INIT_DONE			U(3)
64*91f16700Schasinglulu 
65*91f16700Schasinglulu static int mcdi_init_status __section(".tzfw_coherent_mem");
66*91f16700Schasinglulu 
67*91f16700Schasinglulu static inline uint32_t mcdi_mbox_read(uint32_t id)
68*91f16700Schasinglulu {
69*91f16700Schasinglulu 	return mmio_read_32(SSPM_MBOX_3_BASE + (id << 2));
70*91f16700Schasinglulu }
71*91f16700Schasinglulu 
72*91f16700Schasinglulu static inline void mcdi_mbox_write(uint32_t id, uint32_t val)
73*91f16700Schasinglulu {
74*91f16700Schasinglulu 	mmio_write_32(SSPM_MBOX_3_BASE + (id << 2), val);
75*91f16700Schasinglulu }
76*91f16700Schasinglulu 
77*91f16700Schasinglulu static void mtk_mcupm_pwr_ctrl_setting(uint32_t dev)
78*91f16700Schasinglulu {
79*91f16700Schasinglulu 	mcdi_mbox_write(APMCU_MCUPM_MBOX_PWR_CTRL_EN, dev);
80*91f16700Schasinglulu }
81*91f16700Schasinglulu 
82*91f16700Schasinglulu static void mtk_set_mcupm_pll_mode(uint32_t mode)
83*91f16700Schasinglulu {
84*91f16700Schasinglulu 	if (mode < NF_MCUPM_ARMPLL_MODE) {
85*91f16700Schasinglulu 		mcdi_mbox_write(APMCU_MCUPM_MBOX_ARMPLL_MODE, mode);
86*91f16700Schasinglulu 	}
87*91f16700Schasinglulu }
88*91f16700Schasinglulu 
89*91f16700Schasinglulu static void mtk_set_mcupm_buck_mode(uint32_t mode)
90*91f16700Schasinglulu {
91*91f16700Schasinglulu 	if (mode < NF_MCUPM_BUCK_MODE) {
92*91f16700Schasinglulu 		mcdi_mbox_write(APMCU_MCUPM_MBOX_BUCK_MODE, mode);
93*91f16700Schasinglulu 	}
94*91f16700Schasinglulu }
95*91f16700Schasinglulu 
96*91f16700Schasinglulu static int mtk_mcupm_is_ready(void)
97*91f16700Schasinglulu {
98*91f16700Schasinglulu 	unsigned int sta = mcdi_mbox_read(APMCU_MCUPM_MBOX_TASK_STA);
99*91f16700Schasinglulu 
100*91f16700Schasinglulu 	return ((sta == MCUPM_TASK_WAIT) || (sta == MCUPM_TASK_INIT_FINISH));
101*91f16700Schasinglulu }
102*91f16700Schasinglulu 
103*91f16700Schasinglulu static int mcdi_init_1(void)
104*91f16700Schasinglulu {
105*91f16700Schasinglulu 	unsigned int sta = mcdi_mbox_read(APMCU_MCUPM_MBOX_TASK_STA);
106*91f16700Schasinglulu 
107*91f16700Schasinglulu 	if (sta != MCUPM_TASK_INIT) {
108*91f16700Schasinglulu 		return -1;
109*91f16700Schasinglulu 	}
110*91f16700Schasinglulu 
111*91f16700Schasinglulu 	mtk_set_mcupm_pll_mode(MCUPM_ARMPLL_OFF);
112*91f16700Schasinglulu 	mtk_set_mcupm_buck_mode(MCUPM_BUCK_OFF_MODE);
113*91f16700Schasinglulu 
114*91f16700Schasinglulu 	mtk_mcupm_pwr_ctrl_setting(
115*91f16700Schasinglulu 			 MCUPM_MCUSYS_CTRL |
116*91f16700Schasinglulu 			 MCUPM_BUCK_CTRL |
117*91f16700Schasinglulu 			 MCUPM_ARMPLL_CTRL);
118*91f16700Schasinglulu 
119*91f16700Schasinglulu 	mcdi_mbox_write(APMCU_MCUPM_MBOX_AP_READY, 1);
120*91f16700Schasinglulu 
121*91f16700Schasinglulu 	return 0;
122*91f16700Schasinglulu }
123*91f16700Schasinglulu 
124*91f16700Schasinglulu static int mcdi_init_2(void)
125*91f16700Schasinglulu {
126*91f16700Schasinglulu 	return mtk_mcupm_is_ready() ? 0 : -1;
127*91f16700Schasinglulu }
128*91f16700Schasinglulu 
129*91f16700Schasinglulu int mcdi_try_init(void)
130*91f16700Schasinglulu {
131*91f16700Schasinglulu 	if (mcdi_init_status == MCDI_INIT_DONE) {
132*91f16700Schasinglulu 		return 0;
133*91f16700Schasinglulu 	}
134*91f16700Schasinglulu 
135*91f16700Schasinglulu 	if (mcdi_init_status == MCDI_NOT_INIT) {
136*91f16700Schasinglulu 		mcdi_init_status = MCDI_INIT_1;
137*91f16700Schasinglulu 	}
138*91f16700Schasinglulu 
139*91f16700Schasinglulu 	if (mcdi_init_status == MCDI_INIT_1 && mcdi_init_1() == 0) {
140*91f16700Schasinglulu 		mcdi_init_status = MCDI_INIT_2;
141*91f16700Schasinglulu 	}
142*91f16700Schasinglulu 
143*91f16700Schasinglulu 	if (mcdi_init_status == MCDI_INIT_2 && mcdi_init_2() == 0) {
144*91f16700Schasinglulu 		mcdi_init_status = MCDI_INIT_DONE;
145*91f16700Schasinglulu 	}
146*91f16700Schasinglulu 
147*91f16700Schasinglulu 	INFO("mcdi ready for mcusys-off-idle and system suspend\n");
148*91f16700Schasinglulu 
149*91f16700Schasinglulu 	return (mcdi_init_status == MCDI_INIT_DONE) ? 0 : mcdi_init_status;
150*91f16700Schasinglulu }
151