xref: /arm-trusted-firmware/plat/mediatek/mt8183/plat_pm.c (revision 91f16700b400a8c0651d24a598fc48ee2997a0d7)
1*91f16700Schasinglulu /*
2*91f16700Schasinglulu  * Copyright (c) 2019-2020, MediaTek Inc. All rights reserved.
3*91f16700Schasinglulu  *
4*91f16700Schasinglulu  * SPDX-License-Identifier: BSD-3-Clause
5*91f16700Schasinglulu  */
6*91f16700Schasinglulu 
7*91f16700Schasinglulu /* common headers */
8*91f16700Schasinglulu #include <arch_helpers.h>
9*91f16700Schasinglulu #include <assert.h>
10*91f16700Schasinglulu #include <common/debug.h>
11*91f16700Schasinglulu #include <lib/mmio.h>
12*91f16700Schasinglulu #include <lib/psci/psci.h>
13*91f16700Schasinglulu #include <errno.h>
14*91f16700Schasinglulu 
15*91f16700Schasinglulu /* mediatek platform specific headers */
16*91f16700Schasinglulu #include <platform_def.h>
17*91f16700Schasinglulu #include <scu.h>
18*91f16700Schasinglulu #include <mt_gic_v3.h>
19*91f16700Schasinglulu #include <mtk_mcdi.h>
20*91f16700Schasinglulu #include <mtk_plat_common.h>
21*91f16700Schasinglulu #include <mtgpio.h>
22*91f16700Schasinglulu #include <mtspmc.h>
23*91f16700Schasinglulu #include <plat_dcm.h>
24*91f16700Schasinglulu #include <plat_debug.h>
25*91f16700Schasinglulu #include <plat_params.h>
26*91f16700Schasinglulu #include <plat_private.h>
27*91f16700Schasinglulu #include <power_tracer.h>
28*91f16700Schasinglulu #include <pmic.h>
29*91f16700Schasinglulu #include <spm.h>
30*91f16700Schasinglulu #include <spm_suspend.h>
31*91f16700Schasinglulu #include <sspm.h>
32*91f16700Schasinglulu #include <rtc.h>
33*91f16700Schasinglulu 
34*91f16700Schasinglulu /* Local power state for power domains in Run state. */
35*91f16700Schasinglulu #define MTK_LOCAL_STATE_RUN	0
36*91f16700Schasinglulu /* Local power state for retention. */
37*91f16700Schasinglulu #define MTK_LOCAL_STATE_RET	1
38*91f16700Schasinglulu /* Local power state for OFF/power-down. */
39*91f16700Schasinglulu #define MTK_LOCAL_STATE_OFF	2
40*91f16700Schasinglulu 
41*91f16700Schasinglulu #if PSCI_EXTENDED_STATE_ID
42*91f16700Schasinglulu /*
43*91f16700Schasinglulu  * Macros used to parse state information from State-ID if it is using the
44*91f16700Schasinglulu  * recommended encoding for State-ID.
45*91f16700Schasinglulu  */
46*91f16700Schasinglulu #define MTK_LOCAL_PSTATE_WIDTH		4
47*91f16700Schasinglulu #define MTK_LOCAL_PSTATE_MASK		((1 << MTK_LOCAL_PSTATE_WIDTH) - 1)
48*91f16700Schasinglulu 
49*91f16700Schasinglulu /* Macros to construct the composite power state */
50*91f16700Schasinglulu 
51*91f16700Schasinglulu /* Make composite power state parameter till power level 0 */
52*91f16700Schasinglulu 
53*91f16700Schasinglulu #define mtk_make_pwrstate_lvl0(lvl0_state, pwr_lvl, type) \
54*91f16700Schasinglulu 	(((lvl0_state) << PSTATE_ID_SHIFT) | ((type) << PSTATE_TYPE_SHIFT))
55*91f16700Schasinglulu 
56*91f16700Schasinglulu #else /* !PSCI_EXTENDED_STATE_ID */
57*91f16700Schasinglulu 
58*91f16700Schasinglulu #define mtk_make_pwrstate_lvl0(lvl0_state, pwr_lvl, type) \
59*91f16700Schasinglulu 		(((lvl0_state) << PSTATE_ID_SHIFT) | \
60*91f16700Schasinglulu 		((pwr_lvl) << PSTATE_PWR_LVL_SHIFT) | \
61*91f16700Schasinglulu 		((type) << PSTATE_TYPE_SHIFT))
62*91f16700Schasinglulu 
63*91f16700Schasinglulu #endif /* PSCI_EXTENDED_STATE_ID */
64*91f16700Schasinglulu 
65*91f16700Schasinglulu /* Make composite power state parameter till power level 1 */
66*91f16700Schasinglulu #define mtk_make_pwrstate_lvl1(lvl1_state, lvl0_state, pwr_lvl, type) \
67*91f16700Schasinglulu 		(((lvl1_state) << MTK_LOCAL_PSTATE_WIDTH) | \
68*91f16700Schasinglulu 		mtk_make_pwrstate_lvl0(lvl0_state, pwr_lvl, type))
69*91f16700Schasinglulu 
70*91f16700Schasinglulu /* Make composite power state parameter till power level 2 */
71*91f16700Schasinglulu #define mtk_make_pwrstate_lvl2( \
72*91f16700Schasinglulu 		lvl2_state, lvl1_state, lvl0_state, pwr_lvl, type) \
73*91f16700Schasinglulu 		(((lvl2_state) << (MTK_LOCAL_PSTATE_WIDTH * 2)) | \
74*91f16700Schasinglulu 		mtk_make_pwrstate_lvl1(lvl1_state, lvl0_state, pwr_lvl, type))
75*91f16700Schasinglulu 
76*91f16700Schasinglulu #define MTK_PWR_LVL0	0
77*91f16700Schasinglulu #define MTK_PWR_LVL1	1
78*91f16700Schasinglulu #define MTK_PWR_LVL2	2
79*91f16700Schasinglulu 
80*91f16700Schasinglulu /* Macros to read the MTK power domain state */
81*91f16700Schasinglulu #define MTK_CORE_PWR_STATE(state)	(state)->pwr_domain_state[MTK_PWR_LVL0]
82*91f16700Schasinglulu #define MTK_CLUSTER_PWR_STATE(state)	(state)->pwr_domain_state[MTK_PWR_LVL1]
83*91f16700Schasinglulu #define MTK_SYSTEM_PWR_STATE(state)	((PLAT_MAX_PWR_LVL > MTK_PWR_LVL1) ? \
84*91f16700Schasinglulu 			(state)->pwr_domain_state[MTK_PWR_LVL2] : 0)
85*91f16700Schasinglulu 
86*91f16700Schasinglulu #if PSCI_EXTENDED_STATE_ID
87*91f16700Schasinglulu /*
88*91f16700Schasinglulu  *  The table storing the valid idle power states. Ensure that the
89*91f16700Schasinglulu  *  array entries are populated in ascending order of state-id to
90*91f16700Schasinglulu  *  enable us to use binary search during power state validation.
91*91f16700Schasinglulu  *  The table must be terminated by a NULL entry.
92*91f16700Schasinglulu  */
93*91f16700Schasinglulu const unsigned int mtk_pm_idle_states[] = {
94*91f16700Schasinglulu 	/* State-id - 0x001 */
95*91f16700Schasinglulu 	mtk_make_pwrstate_lvl2(MTK_LOCAL_STATE_RUN, MTK_LOCAL_STATE_RUN,
96*91f16700Schasinglulu 		MTK_LOCAL_STATE_RET, MTK_PWR_LVL0, PSTATE_TYPE_STANDBY),
97*91f16700Schasinglulu 	/* State-id - 0x002 */
98*91f16700Schasinglulu 	mtk_make_pwrstate_lvl2(MTK_LOCAL_STATE_RUN, MTK_LOCAL_STATE_RUN,
99*91f16700Schasinglulu 		MTK_LOCAL_STATE_OFF, MTK_PWR_LVL0, PSTATE_TYPE_POWERDOWN),
100*91f16700Schasinglulu 	/* State-id - 0x022 */
101*91f16700Schasinglulu 	mtk_make_pwrstate_lvl2(MTK_LOCAL_STATE_RUN, MTK_LOCAL_STATE_OFF,
102*91f16700Schasinglulu 		MTK_LOCAL_STATE_OFF, MTK_PWR_LVL1, PSTATE_TYPE_POWERDOWN),
103*91f16700Schasinglulu #if PLAT_MAX_PWR_LVL > MTK_PWR_LVL1
104*91f16700Schasinglulu 	/* State-id - 0x222 */
105*91f16700Schasinglulu 	mtk_make_pwrstate_lvl2(MTK_LOCAL_STATE_OFF, MTK_LOCAL_STATE_OFF,
106*91f16700Schasinglulu 		MTK_LOCAL_STATE_OFF, MTK_PWR_LVL2, PSTATE_TYPE_POWERDOWN),
107*91f16700Schasinglulu #endif
108*91f16700Schasinglulu 	0,
109*91f16700Schasinglulu };
110*91f16700Schasinglulu #endif
111*91f16700Schasinglulu 
112*91f16700Schasinglulu #define CPU_IDX(cluster, cpu)		((cluster << 2) + cpu)
113*91f16700Schasinglulu #define ON	true
114*91f16700Schasinglulu #define OFF	false
115*91f16700Schasinglulu 
116*91f16700Schasinglulu /* Pause MCDI when CPU hotplug */
117*91f16700Schasinglulu static bool HP_SSPM_PAUSE;
118*91f16700Schasinglulu /* CPU Hotplug by SSPM */
119*91f16700Schasinglulu static bool HP_SSPM_CTRL = true;
120*91f16700Schasinglulu /* Turn off cluster when CPU hotplug off */
121*91f16700Schasinglulu static bool HP_CLUSTER_OFF = true;
122*91f16700Schasinglulu /* Turn off cluster when CPU MCDI off */
123*91f16700Schasinglulu static bool MCDI_C2 = true;
124*91f16700Schasinglulu /* Enable MCDI */
125*91f16700Schasinglulu static bool MCDI_SSPM = true;
126*91f16700Schasinglulu 
127*91f16700Schasinglulu static uintptr_t secure_entrypoint;
128*91f16700Schasinglulu 
129*91f16700Schasinglulu static void mp1_L2_desel_config(void)
130*91f16700Schasinglulu {
131*91f16700Schasinglulu 	mmio_write_64(MCUCFG_BASE + 0x2200, 0x2092c820);
132*91f16700Schasinglulu 
133*91f16700Schasinglulu 	dsb();
134*91f16700Schasinglulu }
135*91f16700Schasinglulu 
136*91f16700Schasinglulu static bool clst_single_pwr(int cluster, int cpu)
137*91f16700Schasinglulu {
138*91f16700Schasinglulu 	uint32_t cpu_mask[2] = {0x00001e00, 0x000f0000};
139*91f16700Schasinglulu 	uint32_t cpu_pwr_bit[] = {9, 10, 11, 12, 16, 17, 18, 19};
140*91f16700Schasinglulu 	int my_idx = (cluster << 2) + cpu;
141*91f16700Schasinglulu 	uint32_t pwr_stat = mmio_read_32(0x10006180);
142*91f16700Schasinglulu 
143*91f16700Schasinglulu 	return !(pwr_stat & (cpu_mask[cluster] & ~BIT(cpu_pwr_bit[my_idx])));
144*91f16700Schasinglulu }
145*91f16700Schasinglulu 
146*91f16700Schasinglulu static bool clst_single_on(int cluster, int cpu)
147*91f16700Schasinglulu {
148*91f16700Schasinglulu 	uint32_t cpu_mask[2] = {0x0f, 0xf0};
149*91f16700Schasinglulu 	int my_idx = (cluster << 2) + cpu;
150*91f16700Schasinglulu 	uint32_t on_stat = mcdi_avail_cpu_mask_read();
151*91f16700Schasinglulu 
152*91f16700Schasinglulu 	return !(on_stat & (cpu_mask[cluster] & ~BIT(my_idx)));
153*91f16700Schasinglulu }
154*91f16700Schasinglulu 
155*91f16700Schasinglulu static void plat_cpu_pwrdwn_common(void)
156*91f16700Schasinglulu {
157*91f16700Schasinglulu 	/* Prevent interrupts from spuriously waking up this cpu */
158*91f16700Schasinglulu 	mt_gic_rdistif_save();
159*91f16700Schasinglulu 	mt_gic_cpuif_disable();
160*91f16700Schasinglulu }
161*91f16700Schasinglulu 
162*91f16700Schasinglulu static void plat_cpu_pwron_common(void)
163*91f16700Schasinglulu {
164*91f16700Schasinglulu 	/* Enable the gic cpu interface */
165*91f16700Schasinglulu 	mt_gic_cpuif_enable();
166*91f16700Schasinglulu 	mt_gic_rdistif_init();
167*91f16700Schasinglulu 	mt_gic_rdistif_restore();
168*91f16700Schasinglulu }
169*91f16700Schasinglulu 
170*91f16700Schasinglulu static void plat_cluster_pwrdwn_common(uint64_t mpidr, int cluster)
171*91f16700Schasinglulu {
172*91f16700Schasinglulu 	if (cluster > 0)
173*91f16700Schasinglulu 		mt_gic_sync_dcm_enable();
174*91f16700Schasinglulu 
175*91f16700Schasinglulu 	/* Disable coherency */
176*91f16700Schasinglulu 	plat_mtk_cci_disable();
177*91f16700Schasinglulu 	disable_scu(mpidr);
178*91f16700Schasinglulu }
179*91f16700Schasinglulu 
180*91f16700Schasinglulu static void plat_cluster_pwron_common(uint64_t mpidr, int cluster)
181*91f16700Schasinglulu {
182*91f16700Schasinglulu 	if (cluster > 0) {
183*91f16700Schasinglulu 		l2c_parity_check_setup();
184*91f16700Schasinglulu 		circular_buffer_setup();
185*91f16700Schasinglulu 		mp1_L2_desel_config();
186*91f16700Schasinglulu 		mt_gic_sync_dcm_disable();
187*91f16700Schasinglulu 	}
188*91f16700Schasinglulu 
189*91f16700Schasinglulu 	/* Enable coherency */
190*91f16700Schasinglulu 	enable_scu(mpidr);
191*91f16700Schasinglulu 	plat_mtk_cci_enable();
192*91f16700Schasinglulu 	/* Enable big core dcm */
193*91f16700Schasinglulu 	plat_dcm_restore_cluster_on(mpidr);
194*91f16700Schasinglulu 	/* Enable rgu dcm */
195*91f16700Schasinglulu 	plat_dcm_rgu_enable();
196*91f16700Schasinglulu }
197*91f16700Schasinglulu 
198*91f16700Schasinglulu static void plat_cpu_standby(plat_local_state_t cpu_state)
199*91f16700Schasinglulu {
200*91f16700Schasinglulu 	u_register_t scr;
201*91f16700Schasinglulu 
202*91f16700Schasinglulu 	scr = read_scr_el3();
203*91f16700Schasinglulu 	write_scr_el3(scr | SCR_IRQ_BIT | SCR_FIQ_BIT);
204*91f16700Schasinglulu 
205*91f16700Schasinglulu 	isb();
206*91f16700Schasinglulu 	dsb();
207*91f16700Schasinglulu 	wfi();
208*91f16700Schasinglulu 
209*91f16700Schasinglulu 	write_scr_el3(scr);
210*91f16700Schasinglulu }
211*91f16700Schasinglulu 
212*91f16700Schasinglulu static void mcdi_ctrl_before_hotplug_on(int cluster, int cpu)
213*91f16700Schasinglulu {
214*91f16700Schasinglulu 	if (!HP_SSPM_CTRL && HP_SSPM_PAUSE && MCDI_SSPM) {
215*91f16700Schasinglulu 		mcdi_pause_clr(cluster, CPU_IDX(cluster, cpu), OFF);
216*91f16700Schasinglulu 		mcdi_pause_set(cluster, CPU_IDX(cluster, cpu), ON);
217*91f16700Schasinglulu 	}
218*91f16700Schasinglulu }
219*91f16700Schasinglulu 
220*91f16700Schasinglulu static void mcdi_ctrl_before_hotplug_off(int cluster, int cpu, bool cluster_off)
221*91f16700Schasinglulu {
222*91f16700Schasinglulu 	if (!HP_SSPM_CTRL && HP_SSPM_PAUSE && MCDI_SSPM)
223*91f16700Schasinglulu 		mcdi_pause_set(cluster_off ? cluster : -1,
224*91f16700Schasinglulu 				CPU_IDX(cluster, cpu), OFF);
225*91f16700Schasinglulu }
226*91f16700Schasinglulu 
227*91f16700Schasinglulu static void mcdi_ctrl_cluster_cpu_off(int cluster, int cpu, bool cluster_off)
228*91f16700Schasinglulu {
229*91f16700Schasinglulu 	if (MCDI_SSPM) {
230*91f16700Schasinglulu 		sspm_set_bootaddr(secure_entrypoint);
231*91f16700Schasinglulu 
232*91f16700Schasinglulu 		sspm_standbywfi_irq_enable(CPU_IDX(cluster, cpu));
233*91f16700Schasinglulu 
234*91f16700Schasinglulu 		if (cluster_off)
235*91f16700Schasinglulu 			sspm_cluster_pwr_off_notify(cluster);
236*91f16700Schasinglulu 		else
237*91f16700Schasinglulu 			sspm_cluster_pwr_on_notify(cluster);
238*91f16700Schasinglulu 	}
239*91f16700Schasinglulu }
240*91f16700Schasinglulu 
241*91f16700Schasinglulu static void mcdi_ctrl_suspend(void)
242*91f16700Schasinglulu {
243*91f16700Schasinglulu 	if (MCDI_SSPM)
244*91f16700Schasinglulu 		mcdi_pause();
245*91f16700Schasinglulu }
246*91f16700Schasinglulu 
247*91f16700Schasinglulu static void mcdi_ctrl_resume(void)
248*91f16700Schasinglulu {
249*91f16700Schasinglulu 	if (MCDI_SSPM)
250*91f16700Schasinglulu 		mcdi_unpause();
251*91f16700Schasinglulu }
252*91f16700Schasinglulu 
253*91f16700Schasinglulu static void hotplug_ctrl_cluster_on(int cluster, int cpu)
254*91f16700Schasinglulu {
255*91f16700Schasinglulu 	if (HP_SSPM_CTRL && MCDI_SSPM) {
256*91f16700Schasinglulu 		mcdi_hotplug_clr(cluster, CPU_IDX(cluster, cpu), OFF);
257*91f16700Schasinglulu 		mcdi_hotplug_set(cluster, -1, ON);
258*91f16700Schasinglulu 		mcdi_hotplug_wait_ack(cluster, -1, ON);
259*91f16700Schasinglulu 	} else {
260*91f16700Schasinglulu 		/* power on cluster */
261*91f16700Schasinglulu 		if (!spm_get_cluster_powerstate(cluster))
262*91f16700Schasinglulu 			spm_poweron_cluster(cluster);
263*91f16700Schasinglulu 	}
264*91f16700Schasinglulu }
265*91f16700Schasinglulu 
266*91f16700Schasinglulu static void hotplug_ctrl_cpu_on(int cluster, int cpu)
267*91f16700Schasinglulu {
268*91f16700Schasinglulu 	if (HP_SSPM_CTRL && MCDI_SSPM)
269*91f16700Schasinglulu 		mcdi_hotplug_set(cluster, CPU_IDX(cluster, cpu), ON);
270*91f16700Schasinglulu 	else
271*91f16700Schasinglulu 		spm_poweron_cpu(cluster, cpu);
272*91f16700Schasinglulu }
273*91f16700Schasinglulu 
274*91f16700Schasinglulu static void hotplug_ctrl_cpu_on_finish(int cluster, int cpu)
275*91f16700Schasinglulu {
276*91f16700Schasinglulu 	spm_disable_cpu_auto_off(cluster, cpu);
277*91f16700Schasinglulu 
278*91f16700Schasinglulu 	if (HP_SSPM_CTRL && MCDI_SSPM)
279*91f16700Schasinglulu 		mcdi_hotplug_clr(cluster, CPU_IDX(cluster, cpu), ON);
280*91f16700Schasinglulu 	else if (HP_SSPM_PAUSE && MCDI_SSPM)
281*91f16700Schasinglulu 		mcdi_pause_clr(cluster, CPU_IDX(cluster, cpu), ON);
282*91f16700Schasinglulu 
283*91f16700Schasinglulu 	mcdi_avail_cpu_mask_set(BIT(CPU_IDX(cluster, cpu)));
284*91f16700Schasinglulu }
285*91f16700Schasinglulu 
286*91f16700Schasinglulu static void hotplug_ctrl_cluster_cpu_off(int cluster, int cpu, bool cluster_off)
287*91f16700Schasinglulu {
288*91f16700Schasinglulu 	mcdi_avail_cpu_mask_clr(BIT(CPU_IDX(cluster, cpu)));
289*91f16700Schasinglulu 
290*91f16700Schasinglulu 	if (HP_SSPM_CTRL && MCDI_SSPM) {
291*91f16700Schasinglulu 		mcdi_hotplug_set(cluster_off ? cluster : -1,
292*91f16700Schasinglulu 				CPU_IDX(cluster, cpu), OFF);
293*91f16700Schasinglulu 	} else {
294*91f16700Schasinglulu 		spm_enable_cpu_auto_off(cluster, cpu);
295*91f16700Schasinglulu 
296*91f16700Schasinglulu 		if (cluster_off)
297*91f16700Schasinglulu 			spm_enable_cluster_auto_off(cluster);
298*91f16700Schasinglulu 
299*91f16700Schasinglulu 		spm_set_cpu_power_off(cluster, cpu);
300*91f16700Schasinglulu 	}
301*91f16700Schasinglulu }
302*91f16700Schasinglulu 
303*91f16700Schasinglulu static int plat_mtk_power_domain_on(unsigned long mpidr)
304*91f16700Schasinglulu {
305*91f16700Schasinglulu 	int cpu = MPIDR_AFFLVL0_VAL(mpidr);
306*91f16700Schasinglulu 	int cluster = MPIDR_AFFLVL1_VAL(mpidr);
307*91f16700Schasinglulu 	int clst_pwr = spm_get_cluster_powerstate(cluster);
308*91f16700Schasinglulu 	unsigned int i;
309*91f16700Schasinglulu 
310*91f16700Schasinglulu 	mcdi_ctrl_before_hotplug_on(cluster, cpu);
311*91f16700Schasinglulu 	hotplug_ctrl_cluster_on(cluster, cpu);
312*91f16700Schasinglulu 
313*91f16700Schasinglulu 	if (clst_pwr == 0) {
314*91f16700Schasinglulu 		/* init cpu reset arch as AARCH64 of cluster */
315*91f16700Schasinglulu 		for (i = 0; i < PLATFORM_MAX_CPUS_PER_CLUSTER; i++) {
316*91f16700Schasinglulu 			mcucfg_init_archstate(cluster, i, 1);
317*91f16700Schasinglulu 			mcucfg_set_bootaddr(cluster, i, secure_entrypoint);
318*91f16700Schasinglulu 		}
319*91f16700Schasinglulu 	}
320*91f16700Schasinglulu 
321*91f16700Schasinglulu 	hotplug_ctrl_cpu_on(cluster, cpu);
322*91f16700Schasinglulu 
323*91f16700Schasinglulu 	return PSCI_E_SUCCESS;
324*91f16700Schasinglulu }
325*91f16700Schasinglulu 
326*91f16700Schasinglulu static void plat_mtk_power_domain_off(const psci_power_state_t *state)
327*91f16700Schasinglulu {
328*91f16700Schasinglulu 	uint64_t mpidr = read_mpidr();
329*91f16700Schasinglulu 	int cpu = MPIDR_AFFLVL0_VAL(mpidr);
330*91f16700Schasinglulu 	int cluster = MPIDR_AFFLVL1_VAL(mpidr);
331*91f16700Schasinglulu 	const plat_local_state_t *pds = state->pwr_domain_state;
332*91f16700Schasinglulu 	bool afflvl1 = (pds[MPIDR_AFFLVL1] == MTK_LOCAL_STATE_OFF);
333*91f16700Schasinglulu 	bool cluster_off = (HP_CLUSTER_OFF && afflvl1 &&
334*91f16700Schasinglulu 					clst_single_on(cluster, cpu));
335*91f16700Schasinglulu 
336*91f16700Schasinglulu 	plat_cpu_pwrdwn_common();
337*91f16700Schasinglulu 
338*91f16700Schasinglulu 	if (cluster_off)
339*91f16700Schasinglulu 		plat_cluster_pwrdwn_common(mpidr, cluster);
340*91f16700Schasinglulu 
341*91f16700Schasinglulu 	mcdi_ctrl_before_hotplug_off(cluster, cpu, cluster_off);
342*91f16700Schasinglulu 	hotplug_ctrl_cluster_cpu_off(cluster, cpu, cluster_off);
343*91f16700Schasinglulu }
344*91f16700Schasinglulu 
345*91f16700Schasinglulu static void plat_mtk_power_domain_on_finish(const psci_power_state_t *state)
346*91f16700Schasinglulu {
347*91f16700Schasinglulu 	uint64_t mpidr = read_mpidr();
348*91f16700Schasinglulu 	int cpu = MPIDR_AFFLVL0_VAL(mpidr);
349*91f16700Schasinglulu 	int cluster = MPIDR_AFFLVL1_VAL(mpidr);
350*91f16700Schasinglulu 	const plat_local_state_t *pds = state->pwr_domain_state;
351*91f16700Schasinglulu 	bool afflvl1 = (pds[MPIDR_AFFLVL1] == MTK_LOCAL_STATE_OFF);
352*91f16700Schasinglulu 
353*91f16700Schasinglulu 	if (afflvl1)
354*91f16700Schasinglulu 		plat_cluster_pwron_common(mpidr, cluster);
355*91f16700Schasinglulu 
356*91f16700Schasinglulu 	plat_cpu_pwron_common();
357*91f16700Schasinglulu 
358*91f16700Schasinglulu 	hotplug_ctrl_cpu_on_finish(cluster, cpu);
359*91f16700Schasinglulu }
360*91f16700Schasinglulu 
361*91f16700Schasinglulu static void plat_mtk_power_domain_suspend(const psci_power_state_t *state)
362*91f16700Schasinglulu {
363*91f16700Schasinglulu 	uint64_t mpidr = read_mpidr();
364*91f16700Schasinglulu 	int cpu = MPIDR_AFFLVL0_VAL(mpidr);
365*91f16700Schasinglulu 	int cluster = MPIDR_AFFLVL1_VAL(mpidr);
366*91f16700Schasinglulu 	const plat_local_state_t *pds = state->pwr_domain_state;
367*91f16700Schasinglulu 	bool afflvl1 = (pds[MPIDR_AFFLVL1] == MTK_LOCAL_STATE_OFF);
368*91f16700Schasinglulu 	bool afflvl2 = (pds[MPIDR_AFFLVL2] == MTK_LOCAL_STATE_OFF);
369*91f16700Schasinglulu 	bool cluster_off = MCDI_C2 && afflvl1 && clst_single_pwr(cluster, cpu);
370*91f16700Schasinglulu 
371*91f16700Schasinglulu 	plat_cpu_pwrdwn_common();
372*91f16700Schasinglulu 
373*91f16700Schasinglulu 	plat_dcm_mcsi_a_backup();
374*91f16700Schasinglulu 
375*91f16700Schasinglulu 	if (cluster_off || afflvl2)
376*91f16700Schasinglulu 		plat_cluster_pwrdwn_common(mpidr, cluster);
377*91f16700Schasinglulu 
378*91f16700Schasinglulu 	if (afflvl2) {
379*91f16700Schasinglulu 		spm_data_t spm_d = { .cmd = SPM_SUSPEND };
380*91f16700Schasinglulu 		uint32_t *d = (uint32_t *)&spm_d;
381*91f16700Schasinglulu 		uint32_t l = sizeof(spm_d) / sizeof(uint32_t);
382*91f16700Schasinglulu 
383*91f16700Schasinglulu 		mcdi_ctrl_suspend();
384*91f16700Schasinglulu 
385*91f16700Schasinglulu 		spm_set_bootaddr(secure_entrypoint);
386*91f16700Schasinglulu 
387*91f16700Schasinglulu 		if (MCDI_SSPM)
388*91f16700Schasinglulu 			sspm_ipi_send_non_blocking(IPI_ID_SUSPEND, d);
389*91f16700Schasinglulu 
390*91f16700Schasinglulu 		spm_system_suspend();
391*91f16700Schasinglulu 
392*91f16700Schasinglulu 		if (MCDI_SSPM)
393*91f16700Schasinglulu 			while (sspm_ipi_recv_non_blocking(IPI_ID_SUSPEND, d, l))
394*91f16700Schasinglulu 				;
395*91f16700Schasinglulu 
396*91f16700Schasinglulu 		mt_gic_distif_save();
397*91f16700Schasinglulu 	} else {
398*91f16700Schasinglulu 		mcdi_ctrl_cluster_cpu_off(cluster, cpu, cluster_off);
399*91f16700Schasinglulu 	}
400*91f16700Schasinglulu }
401*91f16700Schasinglulu 
402*91f16700Schasinglulu static void plat_mtk_power_domain_suspend_finish(const psci_power_state_t *state)
403*91f16700Schasinglulu {
404*91f16700Schasinglulu 	uint64_t mpidr = read_mpidr();
405*91f16700Schasinglulu 	int cluster = MPIDR_AFFLVL1_VAL(mpidr);
406*91f16700Schasinglulu 	const plat_local_state_t *pds = state->pwr_domain_state;
407*91f16700Schasinglulu 	bool afflvl2 = (pds[MPIDR_AFFLVL2] == MTK_LOCAL_STATE_OFF);
408*91f16700Schasinglulu 
409*91f16700Schasinglulu 	if (afflvl2) {
410*91f16700Schasinglulu 		spm_data_t spm_d = { .cmd = SPM_RESUME };
411*91f16700Schasinglulu 		uint32_t *d = (uint32_t *)&spm_d;
412*91f16700Schasinglulu 		uint32_t l = sizeof(spm_d) / sizeof(uint32_t);
413*91f16700Schasinglulu 
414*91f16700Schasinglulu 		mt_gic_init();
415*91f16700Schasinglulu 		mt_gic_distif_restore();
416*91f16700Schasinglulu 		mt_gic_rdistif_restore();
417*91f16700Schasinglulu 
418*91f16700Schasinglulu 		mmio_write_32(EMI_WFIFO, 0xf);
419*91f16700Schasinglulu 
420*91f16700Schasinglulu 		if (MCDI_SSPM)
421*91f16700Schasinglulu 			sspm_ipi_send_non_blocking(IPI_ID_SUSPEND, d);
422*91f16700Schasinglulu 
423*91f16700Schasinglulu 		spm_system_suspend_finish();
424*91f16700Schasinglulu 
425*91f16700Schasinglulu 		if (MCDI_SSPM)
426*91f16700Schasinglulu 			while (sspm_ipi_recv_non_blocking(IPI_ID_SUSPEND, d, l))
427*91f16700Schasinglulu 				;
428*91f16700Schasinglulu 
429*91f16700Schasinglulu 		mcdi_ctrl_resume();
430*91f16700Schasinglulu 	} else {
431*91f16700Schasinglulu 		plat_cpu_pwron_common();
432*91f16700Schasinglulu 	}
433*91f16700Schasinglulu 
434*91f16700Schasinglulu 	plat_cluster_pwron_common(mpidr, cluster);
435*91f16700Schasinglulu 
436*91f16700Schasinglulu 	plat_dcm_mcsi_a_restore();
437*91f16700Schasinglulu }
438*91f16700Schasinglulu 
439*91f16700Schasinglulu #if PSCI_EXTENDED_STATE_ID
440*91f16700Schasinglulu 
441*91f16700Schasinglulu static int plat_mtk_validate_power_state(unsigned int power_state,
442*91f16700Schasinglulu 				psci_power_state_t *req_state)
443*91f16700Schasinglulu {
444*91f16700Schasinglulu 	unsigned int state_id;
445*91f16700Schasinglulu 	int i;
446*91f16700Schasinglulu 
447*91f16700Schasinglulu 	assert(req_state);
448*91f16700Schasinglulu 
449*91f16700Schasinglulu 	if (!MCDI_SSPM)
450*91f16700Schasinglulu 		return PSCI_E_INVALID_PARAMS;
451*91f16700Schasinglulu 
452*91f16700Schasinglulu 	/*
453*91f16700Schasinglulu 	 *  Currently we are using a linear search for finding the matching
454*91f16700Schasinglulu 	 *  entry in the idle power state array. This can be made a binary
455*91f16700Schasinglulu 	 *  search if the number of entries justify the additional complexity.
456*91f16700Schasinglulu 	 */
457*91f16700Schasinglulu 	for (i = 0; !!mtk_pm_idle_states[i]; i++) {
458*91f16700Schasinglulu 		if (power_state == mtk_pm_idle_states[i])
459*91f16700Schasinglulu 			break;
460*91f16700Schasinglulu 	}
461*91f16700Schasinglulu 
462*91f16700Schasinglulu 	/* Return error if entry not found in the idle state array */
463*91f16700Schasinglulu 	if (!mtk_pm_idle_states[i])
464*91f16700Schasinglulu 		return PSCI_E_INVALID_PARAMS;
465*91f16700Schasinglulu 
466*91f16700Schasinglulu 	i = 0;
467*91f16700Schasinglulu 	state_id = psci_get_pstate_id(power_state);
468*91f16700Schasinglulu 
469*91f16700Schasinglulu 	/* Parse the State ID and populate the state info parameter */
470*91f16700Schasinglulu 	while (state_id) {
471*91f16700Schasinglulu 		req_state->pwr_domain_state[i++] = state_id &
472*91f16700Schasinglulu 						MTK_LOCAL_PSTATE_MASK;
473*91f16700Schasinglulu 		state_id >>= MTK_LOCAL_PSTATE_WIDTH;
474*91f16700Schasinglulu 	}
475*91f16700Schasinglulu 
476*91f16700Schasinglulu 	return PSCI_E_SUCCESS;
477*91f16700Schasinglulu }
478*91f16700Schasinglulu 
479*91f16700Schasinglulu #else /* if !PSCI_EXTENDED_STATE_ID */
480*91f16700Schasinglulu 
481*91f16700Schasinglulu static int plat_mtk_validate_power_state(unsigned int power_state,
482*91f16700Schasinglulu 					psci_power_state_t *req_state)
483*91f16700Schasinglulu {
484*91f16700Schasinglulu 	int pstate = psci_get_pstate_type(power_state);
485*91f16700Schasinglulu 	int pwr_lvl = psci_get_pstate_pwrlvl(power_state);
486*91f16700Schasinglulu 	int i;
487*91f16700Schasinglulu 
488*91f16700Schasinglulu 	assert(req_state);
489*91f16700Schasinglulu 
490*91f16700Schasinglulu 	if (pwr_lvl > PLAT_MAX_PWR_LVL)
491*91f16700Schasinglulu 		return PSCI_E_INVALID_PARAMS;
492*91f16700Schasinglulu 
493*91f16700Schasinglulu 	/* Sanity check the requested state */
494*91f16700Schasinglulu 	if (pstate == PSTATE_TYPE_STANDBY) {
495*91f16700Schasinglulu 		/*
496*91f16700Schasinglulu 		 * It's possible to enter standby only on power level 0
497*91f16700Schasinglulu 		 * Ignore any other power level.
498*91f16700Schasinglulu 		 */
499*91f16700Schasinglulu 		if (pwr_lvl != 0)
500*91f16700Schasinglulu 			return PSCI_E_INVALID_PARAMS;
501*91f16700Schasinglulu 
502*91f16700Schasinglulu 		req_state->pwr_domain_state[MTK_PWR_LVL0] = MTK_LOCAL_STATE_RET;
503*91f16700Schasinglulu 	} else if (!MCDI_SSPM) {
504*91f16700Schasinglulu 		return PSCI_E_INVALID_PARAMS;
505*91f16700Schasinglulu 	} else {
506*91f16700Schasinglulu 		for (i = 0; i <= pwr_lvl; i++)
507*91f16700Schasinglulu 			req_state->pwr_domain_state[i] = MTK_LOCAL_STATE_OFF;
508*91f16700Schasinglulu 	}
509*91f16700Schasinglulu 
510*91f16700Schasinglulu 	return PSCI_E_SUCCESS;
511*91f16700Schasinglulu }
512*91f16700Schasinglulu 
513*91f16700Schasinglulu #endif /* PSCI_EXTENDED_STATE_ID */
514*91f16700Schasinglulu 
515*91f16700Schasinglulu /*******************************************************************************
516*91f16700Schasinglulu  * MTK handlers to shutdown/reboot the system
517*91f16700Schasinglulu  ******************************************************************************/
518*91f16700Schasinglulu static void __dead2 plat_mtk_system_off(void)
519*91f16700Schasinglulu {
520*91f16700Schasinglulu 	INFO("MTK System Off\n");
521*91f16700Schasinglulu 
522*91f16700Schasinglulu 	rtc_power_off_sequence();
523*91f16700Schasinglulu 	wk_pmic_enable_sdn_delay();
524*91f16700Schasinglulu 	pmic_power_off();
525*91f16700Schasinglulu 
526*91f16700Schasinglulu 	wfi();
527*91f16700Schasinglulu 	ERROR("MTK System Off: operation not handled.\n");
528*91f16700Schasinglulu 	panic();
529*91f16700Schasinglulu }
530*91f16700Schasinglulu 
531*91f16700Schasinglulu static void __dead2 plat_mtk_system_reset(void)
532*91f16700Schasinglulu {
533*91f16700Schasinglulu 	struct bl_aux_gpio_info *gpio_reset = plat_get_mtk_gpio_reset();
534*91f16700Schasinglulu 
535*91f16700Schasinglulu 	INFO("MTK System Reset\n");
536*91f16700Schasinglulu 
537*91f16700Schasinglulu 	mt_set_gpio_out(gpio_reset->index, gpio_reset->polarity);
538*91f16700Schasinglulu 
539*91f16700Schasinglulu 	wfi();
540*91f16700Schasinglulu 	ERROR("MTK System Reset: operation not handled.\n");
541*91f16700Schasinglulu 	panic();
542*91f16700Schasinglulu }
543*91f16700Schasinglulu 
544*91f16700Schasinglulu static void plat_mtk_get_sys_suspend_power_state(psci_power_state_t *req_state)
545*91f16700Schasinglulu {
546*91f16700Schasinglulu 	assert(PLAT_MAX_PWR_LVL >= 2);
547*91f16700Schasinglulu 
548*91f16700Schasinglulu 	for (int i = MPIDR_AFFLVL0; i <= PLAT_MAX_PWR_LVL; i++)
549*91f16700Schasinglulu 		req_state->pwr_domain_state[i] = MTK_LOCAL_STATE_OFF;
550*91f16700Schasinglulu }
551*91f16700Schasinglulu 
552*91f16700Schasinglulu /*******************************************************************************
553*91f16700Schasinglulu  * MTK_platform handler called when an affinity instance is about to be turned
554*91f16700Schasinglulu  * on. The level and mpidr determine the affinity instance.
555*91f16700Schasinglulu  ******************************************************************************/
556*91f16700Schasinglulu static const plat_psci_ops_t plat_plat_pm_ops = {
557*91f16700Schasinglulu 	.cpu_standby			= plat_cpu_standby,
558*91f16700Schasinglulu 	.pwr_domain_on			= plat_mtk_power_domain_on,
559*91f16700Schasinglulu 	.pwr_domain_on_finish		= plat_mtk_power_domain_on_finish,
560*91f16700Schasinglulu 	.pwr_domain_off			= plat_mtk_power_domain_off,
561*91f16700Schasinglulu 	.pwr_domain_suspend		= plat_mtk_power_domain_suspend,
562*91f16700Schasinglulu 	.pwr_domain_suspend_finish	= plat_mtk_power_domain_suspend_finish,
563*91f16700Schasinglulu 	.system_off			= plat_mtk_system_off,
564*91f16700Schasinglulu 	.system_reset			= plat_mtk_system_reset,
565*91f16700Schasinglulu 	.validate_power_state		= plat_mtk_validate_power_state,
566*91f16700Schasinglulu 	.get_sys_suspend_power_state	= plat_mtk_get_sys_suspend_power_state
567*91f16700Schasinglulu };
568*91f16700Schasinglulu 
569*91f16700Schasinglulu int plat_setup_psci_ops(uintptr_t sec_entrypoint,
570*91f16700Schasinglulu 			const plat_psci_ops_t **psci_ops)
571*91f16700Schasinglulu {
572*91f16700Schasinglulu 	unsigned int i;
573*91f16700Schasinglulu 
574*91f16700Schasinglulu 	*psci_ops = &plat_plat_pm_ops;
575*91f16700Schasinglulu 	secure_entrypoint = sec_entrypoint;
576*91f16700Schasinglulu 
577*91f16700Schasinglulu 	/* Init cpu reset arch as AARCH64 of cluster 0 */
578*91f16700Schasinglulu 	for (i = 0; i < PLATFORM_MAX_CPUS_PER_CLUSTER; i++) {
579*91f16700Schasinglulu 		mcucfg_init_archstate(0, i, 1);
580*91f16700Schasinglulu 		mcucfg_set_bootaddr(0, i, secure_entrypoint);
581*91f16700Schasinglulu 	}
582*91f16700Schasinglulu 
583*91f16700Schasinglulu 	if (!check_mcdi_ctl_stat()) {
584*91f16700Schasinglulu 		HP_SSPM_CTRL = false;
585*91f16700Schasinglulu 		MCDI_SSPM = false;
586*91f16700Schasinglulu 	}
587*91f16700Schasinglulu 
588*91f16700Schasinglulu 	return 0;
589*91f16700Schasinglulu }
590