xref: /arm-trusted-firmware/plat/mediatek/mt8183/include/mt_gic_v3.h (revision 91f16700b400a8c0651d24a598fc48ee2997a0d7)
1*91f16700Schasinglulu /*
2*91f16700Schasinglulu  * Copyright (c) 2019, ARM Limited and Contributors. All rights reserved.
3*91f16700Schasinglulu  *
4*91f16700Schasinglulu  * SPDX-License-Identifier: BSD-3-Clause
5*91f16700Schasinglulu  */
6*91f16700Schasinglulu 
7*91f16700Schasinglulu #ifndef MT_GIC_V3_H
8*91f16700Schasinglulu #define MT_GIC_V3_H
9*91f16700Schasinglulu 
10*91f16700Schasinglulu #include <lib/mmio.h>
11*91f16700Schasinglulu 
12*91f16700Schasinglulu #define GIC_INT_MASK (MCUCFG_BASE + 0x5e8)
13*91f16700Schasinglulu #define GIC500_ACTIVE_SEL_SHIFT 3
14*91f16700Schasinglulu #define GIC500_ACTIVE_SEL_MASK (0x7 << GIC500_ACTIVE_SEL_SHIFT)
15*91f16700Schasinglulu #define GIC500_ACTIVE_CPU_SHIFT 16
16*91f16700Schasinglulu #define GIC500_ACTIVE_CPU_MASK (0xff << GIC500_ACTIVE_CPU_SHIFT)
17*91f16700Schasinglulu 
18*91f16700Schasinglulu #define NR_INT_POL_CTL 20
19*91f16700Schasinglulu 
20*91f16700Schasinglulu void mt_gic_driver_init(void);
21*91f16700Schasinglulu void mt_gic_init(void);
22*91f16700Schasinglulu void mt_gic_set_pending(uint32_t irq);
23*91f16700Schasinglulu uint32_t mt_gic_get_pending(uint32_t irq);
24*91f16700Schasinglulu void mt_gic_cpuif_enable(void);
25*91f16700Schasinglulu void mt_gic_cpuif_disable(void);
26*91f16700Schasinglulu void mt_gic_rdistif_init(void);
27*91f16700Schasinglulu void mt_gic_distif_save(void);
28*91f16700Schasinglulu void mt_gic_distif_restore(void);
29*91f16700Schasinglulu void mt_gic_rdistif_save(void);
30*91f16700Schasinglulu void mt_gic_rdistif_restore(void);
31*91f16700Schasinglulu void mt_gic_sync_dcm_enable(void);
32*91f16700Schasinglulu void mt_gic_sync_dcm_disable(void);
33*91f16700Schasinglulu 
34*91f16700Schasinglulu #endif /* MT_GIC_V3_H */
35