xref: /arm-trusted-firmware/plat/mediatek/mt8183/include/mcucfg.h (revision 91f16700b400a8c0651d24a598fc48ee2997a0d7)
1*91f16700Schasinglulu /*
2*91f16700Schasinglulu  * Copyright (c) 2019, ARM Limited and Contributors. All rights reserved.
3*91f16700Schasinglulu  *
4*91f16700Schasinglulu  * SPDX-License-Identifier: BSD-3-Clause
5*91f16700Schasinglulu  */
6*91f16700Schasinglulu 
7*91f16700Schasinglulu #ifndef MT8183_MCUCFG_H
8*91f16700Schasinglulu #define MT8183_MCUCFG_H
9*91f16700Schasinglulu 
10*91f16700Schasinglulu #include <platform_def.h>
11*91f16700Schasinglulu #include <stdint.h>
12*91f16700Schasinglulu 
13*91f16700Schasinglulu struct mt8183_mcucfg_regs {
14*91f16700Schasinglulu 	uint32_t mp0_ca7l_cache_config;		/* 0x0 */
15*91f16700Schasinglulu 	struct {
16*91f16700Schasinglulu 		uint32_t mem_delsel0;
17*91f16700Schasinglulu 		uint32_t mem_delsel1;
18*91f16700Schasinglulu 	} mp0_cpu[4];				/* 0x4 */
19*91f16700Schasinglulu 	uint32_t mp0_cache_mem_delsel0;		/* 0x24 */
20*91f16700Schasinglulu 	uint32_t mp0_cache_mem_delsel1;		/* 0x28 */
21*91f16700Schasinglulu 	uint32_t mp0_axi_config;		/* 0x2C */
22*91f16700Schasinglulu 	uint32_t mp0_misc_config[10];		/* 0x30 */
23*91f16700Schasinglulu 	uint32_t mp0_ca7l_cfg_dis;		/* 0x58 */
24*91f16700Schasinglulu 	uint32_t mp0_ca7l_clken_ctrl;		/* 0x5C */
25*91f16700Schasinglulu 	uint32_t mp0_ca7l_rst_ctrl;		/* 0x60 */
26*91f16700Schasinglulu 	uint32_t mp0_ca7l_misc_config;		/* 0x64 */
27*91f16700Schasinglulu 	uint32_t mp0_ca7l_dbg_pwr_ctrl;		/* 0x68 */
28*91f16700Schasinglulu 	uint32_t mp0_rw_rsvd0;			/* 0x6C */
29*91f16700Schasinglulu 	uint32_t mp0_rw_rsvd1;			/* 0x70 */
30*91f16700Schasinglulu 	uint32_t mp0_ro_rsvd;			/* 0x74 */
31*91f16700Schasinglulu 	uint32_t reserved0_0;			/* 0x78 */
32*91f16700Schasinglulu 	uint32_t mp0_l2_cache_parity1_rdata;	/* 0x7C */
33*91f16700Schasinglulu 	uint32_t mp0_l2_cache_parity2_rdata;	/* 0x80 */
34*91f16700Schasinglulu 	uint32_t reserved0_1;			/* 0x84 */
35*91f16700Schasinglulu 	uint32_t mp0_rgu_dcm_config;		/* 0x88 */
36*91f16700Schasinglulu 	uint32_t mp0_ca53_specific_ctrl;	/* 0x8C */
37*91f16700Schasinglulu 	uint32_t mp0_esr_case;			/* 0x90 */
38*91f16700Schasinglulu 	uint32_t mp0_esr_mask;			/* 0x94 */
39*91f16700Schasinglulu 	uint32_t mp0_esr_trig_en;		/* 0x98 */
40*91f16700Schasinglulu 	uint32_t reserved_0_2;			/* 0x9C */
41*91f16700Schasinglulu 	uint32_t mp0_ses_cg_en;			/* 0xA0 */
42*91f16700Schasinglulu 	uint32_t reserved0_3[216];		/* 0xA4 */
43*91f16700Schasinglulu 	uint32_t mp_dbg_ctrl;			/* 0x404 */
44*91f16700Schasinglulu 	uint32_t reserved0_4[34];		/* 0x408 */
45*91f16700Schasinglulu 	uint32_t mp_dfd_ctrl;			/* 0x490 */
46*91f16700Schasinglulu 	uint32_t dfd_cnt_l;			/* 0x494 */
47*91f16700Schasinglulu 	uint32_t dfd_cnt_h;			/* 0x498 */
48*91f16700Schasinglulu 	uint32_t misccfg_ro_rsvd;		/* 0x49C */
49*91f16700Schasinglulu 	uint32_t reserved0_5[24];		/* 0x4A0 */
50*91f16700Schasinglulu 	uint32_t mp1_rst_status;		/* 0x500 */
51*91f16700Schasinglulu 	uint32_t mp1_dbg_ctrl;			/* 0x504 */
52*91f16700Schasinglulu 	uint32_t mp1_dbg_flag;			/* 0x508 */
53*91f16700Schasinglulu 	uint32_t mp1_ca7l_ir_mon;		/* 0x50C */
54*91f16700Schasinglulu 	uint32_t reserved0_6[32];		/* 0x510 */
55*91f16700Schasinglulu 	uint32_t mcusys_dbg_mon_sel_a;		/* 0x590 */
56*91f16700Schasinglulu 	uint32_t mcucys_dbg_mon;		/* 0x594 */
57*91f16700Schasinglulu 	uint32_t misccfg_sec_voi_status0;	/* 0x598 */
58*91f16700Schasinglulu 	uint32_t misccfg_sec_vio_status1;	/* 0x59C */
59*91f16700Schasinglulu 	uint32_t reserved0_7[18];		/* 0x5A0 */
60*91f16700Schasinglulu 	uint32_t gic500_int_mask;		/* 0x5E8 */
61*91f16700Schasinglulu 	uint32_t core_rst_en_latch;		/* 0x5EC */
62*91f16700Schasinglulu 	uint32_t reserved0_8[3];		/* 0x5F0 */
63*91f16700Schasinglulu 	uint32_t dbg_core_ret;			/* 0x5FC */
64*91f16700Schasinglulu 	uint32_t mcusys_config_a;		/* 0x600 */
65*91f16700Schasinglulu 	uint32_t mcusys_config1_a;		/* 0x604 */
66*91f16700Schasinglulu 	uint32_t mcusys_gic_prebase_a;		/* 0x608 */
67*91f16700Schasinglulu 	uint32_t mcusys_pinmux;			/* 0x60C */
68*91f16700Schasinglulu 	uint32_t sec_range0_start;		/* 0x610 */
69*91f16700Schasinglulu 	uint32_t sec_range0_end;		/* 0x614 */
70*91f16700Schasinglulu 	uint32_t sec_range_enable;		/* 0x618 */
71*91f16700Schasinglulu 	uint32_t l2c_mm_base;			/* 0x61C */
72*91f16700Schasinglulu 	uint32_t reserved0_9[8];		/* 0x620 */
73*91f16700Schasinglulu 	uint32_t aclken_div;			/* 0x640 */
74*91f16700Schasinglulu 	uint32_t pclken_div;			/* 0x644 */
75*91f16700Schasinglulu 	uint32_t l2c_sram_ctrl;			/* 0x648 */
76*91f16700Schasinglulu 	uint32_t armpll_jit_ctrl;		/* 0x64C */
77*91f16700Schasinglulu 	uint32_t cci_addrmap;			/* 0x650 */
78*91f16700Schasinglulu 	uint32_t cci_config;			/* 0x654 */
79*91f16700Schasinglulu 	uint32_t cci_periphbase;		/* 0x658 */
80*91f16700Schasinglulu 	uint32_t cci_nevntcntovfl;		/* 0x65C */
81*91f16700Schasinglulu 	uint32_t cci_clk_ctrl;			/* 0x660 */
82*91f16700Schasinglulu 	uint32_t cci_acel_s1_ctrl;		/* 0x664 */
83*91f16700Schasinglulu 	uint32_t mcusys_bus_fabric_dcm_ctrl;	/* 0x668 */
84*91f16700Schasinglulu 	uint32_t mcu_misc_dcm_ctrl;		/* 0x66C */
85*91f16700Schasinglulu 	uint32_t xgpt_ctl;			/* 0x670 */
86*91f16700Schasinglulu 	uint32_t xgpt_idx;			/* 0x674 */
87*91f16700Schasinglulu 	uint32_t reserved0_10[3];		/* 0x678 */
88*91f16700Schasinglulu 	uint32_t mcusys_rw_rsvd0;		/* 0x684 */
89*91f16700Schasinglulu 	uint32_t mcusys_rw_rsvd1;		/* 0x688 */
90*91f16700Schasinglulu 	uint32_t reserved0_11[13];		/* 0x68C */
91*91f16700Schasinglulu 	uint32_t gic_500_delsel_ctl;		/* 0x6C0 */
92*91f16700Schasinglulu 	uint32_t etb_delsel_ctl;		/* 0x6C4 */
93*91f16700Schasinglulu 	uint32_t etb_rst_ctl;			/* 0x6C8 */
94*91f16700Schasinglulu 	uint32_t reserved0_12[29];		/* 0x6CC */
95*91f16700Schasinglulu 	uint32_t cci_adb400_dcm_config;		/* 0x740 */
96*91f16700Schasinglulu 	uint32_t sync_dcm_config;		/* 0x744 */
97*91f16700Schasinglulu 	uint32_t reserved0_13;			/* 0x748 */
98*91f16700Schasinglulu 	uint32_t sync_dcm_cluster_config;	/* 0x74C */
99*91f16700Schasinglulu 	uint32_t sw_udi;			/* 0x750 */
100*91f16700Schasinglulu 	uint32_t reserved0_14;			/* 0x754 */
101*91f16700Schasinglulu 	uint32_t gic_sync_dcm;			/* 0x758 */
102*91f16700Schasinglulu 	uint32_t big_dbg_pwr_ctrl;		/* 0x75C */
103*91f16700Schasinglulu 	uint32_t gic_cpu_periphbase;		/* 0x760 */
104*91f16700Schasinglulu 	uint32_t axi_cpu_config;		/* 0x764 */
105*91f16700Schasinglulu 	uint32_t reserved0_15[2];		/* 0x768 */
106*91f16700Schasinglulu 	uint32_t mcsib_sys_ctrl1;		/* 0x770 */
107*91f16700Schasinglulu 	uint32_t mcsib_sys_ctrl2;		/* 0x774 */
108*91f16700Schasinglulu 	uint32_t mcsib_sys_ctrl3;		/* 0x778 */
109*91f16700Schasinglulu 	uint32_t mcsib_sys_ctrl4;		/* 0x77C */
110*91f16700Schasinglulu 	uint32_t mcsib_dbg_ctrl1;		/* 0x780 */
111*91f16700Schasinglulu 	uint32_t pwrmcu_apb2to1;		/* 0x784 */
112*91f16700Schasinglulu 	uint32_t mp0_spmc;			/* 0x788 */
113*91f16700Schasinglulu 	uint32_t reserved0_16;			/* 0x78C */
114*91f16700Schasinglulu 	uint32_t mp0_spmc_sram_ctl;		/* 0x790 */
115*91f16700Schasinglulu 	uint32_t reserved0_17;			/* 0x794 */
116*91f16700Schasinglulu 	uint32_t mp0_sw_rst_wait_cycle;		/* 0x798 */
117*91f16700Schasinglulu 	uint32_t reserved0_18;			/* 0x79C */
118*91f16700Schasinglulu 	uint32_t mp0_pll_divider_cfg;		/* 0x7A0 */
119*91f16700Schasinglulu 	uint32_t reserved0_19;			/* 0x7A4 */
120*91f16700Schasinglulu 	uint32_t mp2_pll_divider_cfg;		/* 0x7A8 */
121*91f16700Schasinglulu 	uint32_t reserved0_20[5];		/* 0x7AC */
122*91f16700Schasinglulu 	uint32_t bus_pll_divider_cfg;		/* 0x7C0 */
123*91f16700Schasinglulu 	uint32_t reserved0_21[7];		/* 0x7C4 */
124*91f16700Schasinglulu 	uint32_t clusterid_aff1;		/* 0x7E0 */
125*91f16700Schasinglulu 	uint32_t clusterid_aff2;		/* 0x7E4 */
126*91f16700Schasinglulu 	uint32_t reserved0_22[2];		/* 0x7E8 */
127*91f16700Schasinglulu 	uint32_t l2_cfg_mp0;			/* 0x7F0 */
128*91f16700Schasinglulu 	uint32_t l2_cfg_mp1;			/* 0x7F4 */
129*91f16700Schasinglulu 	uint32_t reserved0_23[218];		/* 0x7F8 */
130*91f16700Schasinglulu 	uint32_t mscib_dcm_en;			/* 0xB60 */
131*91f16700Schasinglulu 	uint32_t reserved0_24[1063];		/* 0xB64 */
132*91f16700Schasinglulu 	uint32_t cpusys0_sparkvretcntrl;	/* 0x1C00 */
133*91f16700Schasinglulu 	uint32_t cpusys0_sparken;		/* 0x1C04 */
134*91f16700Schasinglulu 	uint32_t cpusys0_amuxsel;		/* 0x1C08 */
135*91f16700Schasinglulu 	uint32_t reserved0_25[9];		/* 0x1C0C */
136*91f16700Schasinglulu 	uint32_t cpusys0_cpu0_spmc_ctl;		/* 0x1C30 */
137*91f16700Schasinglulu 	uint32_t cpusys0_cpu1_spmc_ctl;		/* 0x1C34 */
138*91f16700Schasinglulu 	uint32_t cpusys0_cpu2_spmc_ctl;		/* 0x1C38 */
139*91f16700Schasinglulu 	uint32_t cpusys0_cpu3_spmc_ctl;		/* 0x1C3C */
140*91f16700Schasinglulu 	uint32_t reserved0_26[8];		/* 0x1C40 */
141*91f16700Schasinglulu 	uint32_t mp0_sync_dcm_cgavg_ctrl;	/* 0x1C60 */
142*91f16700Schasinglulu 	uint32_t mp0_sync_dcm_cgavg_fact;	/* 0x1C64 */
143*91f16700Schasinglulu 	uint32_t mp0_sync_dcm_cgavg_rfact;	/* 0x1C68 */
144*91f16700Schasinglulu 	uint32_t mp0_sync_dcm_cgavg;		/* 0x1C6C */
145*91f16700Schasinglulu 	uint32_t mp0_l2_parity_clr;		/* 0x1C70 */
146*91f16700Schasinglulu 	uint32_t reserved0_27[357];		/* 0x1C74 */
147*91f16700Schasinglulu 	uint32_t mp2_cpucfg;			/* 0x2208 */
148*91f16700Schasinglulu 	uint32_t mp2_axi_config;		/* 0x220C */
149*91f16700Schasinglulu 	uint32_t reserved0_28[25];		/* 0x2210 */
150*91f16700Schasinglulu 	uint32_t mp2_sync_dcm;			/* 0x2274 */
151*91f16700Schasinglulu 	uint32_t reserved0_29[10];		/* 0x2278 */
152*91f16700Schasinglulu 	uint32_t ptp3_cputop_spmc0;		/* 0x22A0 */
153*91f16700Schasinglulu 	uint32_t ptp3_cputop_spmc1;		/* 0x22A4 */
154*91f16700Schasinglulu 	uint32_t reserved0_30[98];		/* 0x22A8 */
155*91f16700Schasinglulu 	uint32_t ptp3_cpu0_spmc0;		/* 0x2430 */
156*91f16700Schasinglulu 	uint32_t ptp3_cpu0_spmc1;		/* 0x2434 */
157*91f16700Schasinglulu 	uint32_t ptp3_cpu1_spmc0;		/* 0x2438 */
158*91f16700Schasinglulu 	uint32_t ptp3_cpu1_spmc1;		/* 0x243C */
159*91f16700Schasinglulu 	uint32_t ptp3_cpu2_spmc0;		/* 0x2440 */
160*91f16700Schasinglulu 	uint32_t ptp3_cpu2_spmc1;		/* 0x2444 */
161*91f16700Schasinglulu 	uint32_t ptp3_cpu3_spmc0;		/* 0x2448 */
162*91f16700Schasinglulu 	uint32_t ptp3_cpu3_spmc1;		/* 0x244C */
163*91f16700Schasinglulu 	uint32_t ptp3_cpux_spmc;		/* 0x2450 */
164*91f16700Schasinglulu 	uint32_t reserved0_31[171];		/* 0x2454 */
165*91f16700Schasinglulu 	uint32_t spark2ld0;			/* 0x2700 */
166*91f16700Schasinglulu };
167*91f16700Schasinglulu 
168*91f16700Schasinglulu static struct mt8183_mcucfg_regs *const mt8183_mcucfg = (void *)MCUCFG_BASE;
169*91f16700Schasinglulu 
170*91f16700Schasinglulu enum {
171*91f16700Schasinglulu 	SW_SPARK_EN = 1 << 0,
172*91f16700Schasinglulu 	SW_NO_WAIT_FOR_Q_CHANNEL = 1 << 1,
173*91f16700Schasinglulu 	SW_FSM_OVERRIDE = 1 << 2,
174*91f16700Schasinglulu 	SW_LOGIC_PRE1_PDB = 1 << 3,
175*91f16700Schasinglulu 	SW_LOGIC_PRE2_PDB = 1 << 4,
176*91f16700Schasinglulu 	SW_LOGIC_PDB = 1 << 5,
177*91f16700Schasinglulu 	SW_ISO = 1 << 6,
178*91f16700Schasinglulu 	SW_SRAM_SLEEPB = 0x3f << 7,
179*91f16700Schasinglulu 	SW_SRAM_ISOINTB = 1 << 13,
180*91f16700Schasinglulu 	SW_CLK_DIS = 1 << 14,
181*91f16700Schasinglulu 	SW_CKISO = 1 << 15,
182*91f16700Schasinglulu 	SW_PD = 0x3f << 16,
183*91f16700Schasinglulu 	SW_HOT_PLUG_RESET = 1 << 22,
184*91f16700Schasinglulu 	SW_PWR_ON_OVERRIDE_EN = 1 << 23,
185*91f16700Schasinglulu 	SW_PWR_ON = 1 << 24,
186*91f16700Schasinglulu 	SW_COQ_DIS = 1 << 25,
187*91f16700Schasinglulu 	LOGIC_PDBO_ALL_OFF_ACK = 1 << 26,
188*91f16700Schasinglulu 	LOGIC_PDBO_ALL_ON_ACK = 1 << 27,
189*91f16700Schasinglulu 	LOGIC_PRE2_PDBO_ALL_ON_ACK = 1 << 28,
190*91f16700Schasinglulu 	LOGIC_PRE1_PDBO_ALL_ON_ACK = 1 << 29
191*91f16700Schasinglulu };
192*91f16700Schasinglulu 
193*91f16700Schasinglulu enum {
194*91f16700Schasinglulu 	CPU_SW_SPARK_EN = 1 << 0,
195*91f16700Schasinglulu 	CPU_SW_NO_WAIT_FOR_Q_CHANNEL = 1 << 1,
196*91f16700Schasinglulu 	CPU_SW_FSM_OVERRIDE = 1 << 2,
197*91f16700Schasinglulu 	CPU_SW_LOGIC_PRE1_PDB = 1 << 3,
198*91f16700Schasinglulu 	CPU_SW_LOGIC_PRE2_PDB = 1 << 4,
199*91f16700Schasinglulu 	CPU_SW_LOGIC_PDB = 1 << 5,
200*91f16700Schasinglulu 	CPU_SW_ISO = 1 << 6,
201*91f16700Schasinglulu 	CPU_SW_SRAM_SLEEPB = 1 << 7,
202*91f16700Schasinglulu 	CPU_SW_SRAM_ISOINTB = 1 << 8,
203*91f16700Schasinglulu 	CPU_SW_CLK_DIS = 1 << 9,
204*91f16700Schasinglulu 	CPU_SW_CKISO = 1 << 10,
205*91f16700Schasinglulu 	CPU_SW_PD = 0x1f << 11,
206*91f16700Schasinglulu 	CPU_SW_HOT_PLUG_RESET = 1 << 16,
207*91f16700Schasinglulu 	CPU_SW_POWR_ON_OVERRIDE_EN = 1 << 17,
208*91f16700Schasinglulu 	CPU_SW_PWR_ON = 1 << 18,
209*91f16700Schasinglulu 	CPU_SPARK2LDO_ALLSWOFF = 1 << 19,
210*91f16700Schasinglulu 	CPU_PDBO_ALL_ON_ACK = 1 << 20,
211*91f16700Schasinglulu 	CPU_PRE2_PDBO_ALLON_ACK = 1 << 21,
212*91f16700Schasinglulu 	CPU_PRE1_PDBO_ALLON_ACK = 1 << 22
213*91f16700Schasinglulu };
214*91f16700Schasinglulu 
215*91f16700Schasinglulu enum {
216*91f16700Schasinglulu 	MP2_AXI_CONFIG_ACINACTM = 1 << 0,
217*91f16700Schasinglulu 	MPx_AXI_CONFIG_ACINACTM = 1 << 4,
218*91f16700Schasinglulu 	MPX_CA7_MISC_CONFIG_STANDBYWFIL2 = 1 << 28
219*91f16700Schasinglulu };
220*91f16700Schasinglulu 
221*91f16700Schasinglulu enum {
222*91f16700Schasinglulu 	MP0_CPU0_STANDBYWFE = 1 << 20,
223*91f16700Schasinglulu 	MP0_CPU1_STANDBYWFE = 1 << 21,
224*91f16700Schasinglulu 	MP0_CPU2_STANDBYWFE = 1 << 22,
225*91f16700Schasinglulu 	MP0_CPU3_STANDBYWFE = 1 << 23
226*91f16700Schasinglulu };
227*91f16700Schasinglulu 
228*91f16700Schasinglulu enum {
229*91f16700Schasinglulu 	MP1_CPU0_STANDBYWFE = 1 << 20,
230*91f16700Schasinglulu 	MP1_CPU1_STANDBYWFE = 1 << 21,
231*91f16700Schasinglulu 	MP1_CPU2_STANDBYWFE = 1 << 22,
232*91f16700Schasinglulu 	MP1_CPU3_STANDBYWFE = 1 << 23
233*91f16700Schasinglulu };
234*91f16700Schasinglulu 
235*91f16700Schasinglulu enum {
236*91f16700Schasinglulu 	B_SW_HOT_PLUG_RESET = 1 << 30,
237*91f16700Schasinglulu 	B_SW_PD_OFFSET = 18,
238*91f16700Schasinglulu 	B_SW_PD = 0x3f << B_SW_PD_OFFSET,
239*91f16700Schasinglulu 	B_SW_SRAM_SLEEPB_OFFSET = 12,
240*91f16700Schasinglulu 	B_SW_SRAM_SLEEPB = 0x3f << B_SW_SRAM_SLEEPB_OFFSET
241*91f16700Schasinglulu };
242*91f16700Schasinglulu 
243*91f16700Schasinglulu enum {
244*91f16700Schasinglulu 	B_SW_SRAM_ISOINTB = 1 << 9,
245*91f16700Schasinglulu 	B_SW_ISO = 1 << 8,
246*91f16700Schasinglulu 	B_SW_LOGIC_PDB = 1 << 7,
247*91f16700Schasinglulu 	B_SW_LOGIC_PRE2_PDB = 1 << 6,
248*91f16700Schasinglulu 	B_SW_LOGIC_PRE1_PDB = 1 << 5,
249*91f16700Schasinglulu 	B_SW_FSM_OVERRIDE = 1 << 4,
250*91f16700Schasinglulu 	B_SW_PWR_ON = 1 << 3,
251*91f16700Schasinglulu 	B_SW_PWR_ON_OVERRIDE_EN = 1 << 2
252*91f16700Schasinglulu };
253*91f16700Schasinglulu 
254*91f16700Schasinglulu enum {
255*91f16700Schasinglulu 	B_FSM_STATE_OUT_OFFSET = 6,
256*91f16700Schasinglulu 	B_FSM_STATE_OUT_MASK = 0x1f << B_FSM_STATE_OUT_OFFSET,
257*91f16700Schasinglulu 	B_SW_LOGIC_PDBO_ALL_OFF_ACK = 1 << 5,
258*91f16700Schasinglulu 	B_SW_LOGIC_PDBO_ALL_ON_ACK = 1 << 4,
259*91f16700Schasinglulu 	B_SW_LOGIC_PRE2_PDBO_ALL_ON_ACK = 1 << 3,
260*91f16700Schasinglulu 	B_SW_LOGIC_PRE1_PDBO_ALL_ON_ACK = 1 << 2,
261*91f16700Schasinglulu 	B_FSM_OFF = 0 << B_FSM_STATE_OUT_OFFSET,
262*91f16700Schasinglulu 	B_FSM_ON = 1 << B_FSM_STATE_OUT_OFFSET,
263*91f16700Schasinglulu 	B_FSM_RET = 2 << B_FSM_STATE_OUT_OFFSET
264*91f16700Schasinglulu };
265*91f16700Schasinglulu 
266*91f16700Schasinglulu /* APB Module infracfg_ao */
267*91f16700Schasinglulu enum {
268*91f16700Schasinglulu 	INFRA_TOPAXI_PROTECTEN_1 = INFRACFG_AO_BASE + 0x250,
269*91f16700Schasinglulu 	INFRA_TOPAXI_PROTECTSTA1_1 = INFRACFG_AO_BASE + 0x258,
270*91f16700Schasinglulu 	INFRA_TOPAXI_PROTECTEN_1_SET = INFRACFG_AO_BASE + 0x2A8,
271*91f16700Schasinglulu 	INFRA_TOPAXI_PROTECTEN_1_CLR = INFRACFG_AO_BASE + 0x2AC
272*91f16700Schasinglulu };
273*91f16700Schasinglulu 
274*91f16700Schasinglulu enum {
275*91f16700Schasinglulu 	IDX_PROTECT_MP0_CACTIVE = 10,
276*91f16700Schasinglulu 	IDX_PROTECT_MP1_CACTIVE = 11,
277*91f16700Schasinglulu 	IDX_PROTECT_ICC0_CACTIVE = 12,
278*91f16700Schasinglulu 	IDX_PROTECT_ICD0_CACTIVE = 13,
279*91f16700Schasinglulu 	IDX_PROTECT_ICC1_CACTIVE = 14,
280*91f16700Schasinglulu 	IDX_PROTECT_ICD1_CACTIVE = 15,
281*91f16700Schasinglulu 	IDX_PROTECT_L2C0_CACTIVE = 26,
282*91f16700Schasinglulu 	IDX_PROTECT_L2C1_CACTIVE = 27
283*91f16700Schasinglulu };
284*91f16700Schasinglulu 
285*91f16700Schasinglulu /* cpu boot mode */
286*91f16700Schasinglulu enum {
287*91f16700Schasinglulu 	MP0_CPUCFG_64BIT_SHIFT = 12,
288*91f16700Schasinglulu 	MP1_CPUCFG_64BIT_SHIFT = 28,
289*91f16700Schasinglulu 	MP0_CPUCFG_64BIT = 0xf << MP0_CPUCFG_64BIT_SHIFT,
290*91f16700Schasinglulu 	MP1_CPUCFG_64BIT = 0xfu << MP1_CPUCFG_64BIT_SHIFT
291*91f16700Schasinglulu };
292*91f16700Schasinglulu 
293*91f16700Schasinglulu /* scu related */
294*91f16700Schasinglulu enum {
295*91f16700Schasinglulu 	MP0_ACINACTM_SHIFT = 4,
296*91f16700Schasinglulu 	MP1_ACINACTM_SHIFT = 4,
297*91f16700Schasinglulu 	MP2_ACINACTM_SHIFT = 0,
298*91f16700Schasinglulu 	MP0_ACINACTM = 1 << MP0_ACINACTM_SHIFT,
299*91f16700Schasinglulu 	MP1_ACINACTM = 1 << MP1_ACINACTM_SHIFT,
300*91f16700Schasinglulu 	MP2_ACINACTM = 1 << MP2_ACINACTM_SHIFT
301*91f16700Schasinglulu };
302*91f16700Schasinglulu 
303*91f16700Schasinglulu enum {
304*91f16700Schasinglulu 	MP1_DIS_RGU0_WAIT_PD_CPUS_L1_ACK_SHIFT = 0,
305*91f16700Schasinglulu 	MP1_DIS_RGU1_WAIT_PD_CPUS_L1_ACK_SHIFT = 4,
306*91f16700Schasinglulu 	MP1_DIS_RGU2_WAIT_PD_CPUS_L1_ACK_SHIFT = 8,
307*91f16700Schasinglulu 	MP1_DIS_RGU3_WAIT_PD_CPUS_L1_ACK_SHIFT = 12,
308*91f16700Schasinglulu 	MP1_DIS_RGU_NOCPU_WAIT_PD_CPUS_L1_ACK_SHIFT = 16,
309*91f16700Schasinglulu 
310*91f16700Schasinglulu 	MP1_DIS_RGU0_WAIT_PD_CPUS_L1_ACK =
311*91f16700Schasinglulu 		0xf << MP1_DIS_RGU0_WAIT_PD_CPUS_L1_ACK_SHIFT,
312*91f16700Schasinglulu 	MP1_DIS_RGU1_WAIT_PD_CPUS_L1_ACK =
313*91f16700Schasinglulu 		0xf << MP1_DIS_RGU1_WAIT_PD_CPUS_L1_ACK_SHIFT,
314*91f16700Schasinglulu 	MP1_DIS_RGU2_WAIT_PD_CPUS_L1_ACK =
315*91f16700Schasinglulu 		0xf << MP1_DIS_RGU2_WAIT_PD_CPUS_L1_ACK_SHIFT,
316*91f16700Schasinglulu 	MP1_DIS_RGU3_WAIT_PD_CPUS_L1_ACK =
317*91f16700Schasinglulu 		0xf << MP1_DIS_RGU3_WAIT_PD_CPUS_L1_ACK_SHIFT,
318*91f16700Schasinglulu 	MP1_DIS_RGU_NOCPU_WAIT_PD_CPUS_L1_ACK =
319*91f16700Schasinglulu 		0xf << MP1_DIS_RGU_NOCPU_WAIT_PD_CPUS_L1_ACK_SHIFT
320*91f16700Schasinglulu };
321*91f16700Schasinglulu 
322*91f16700Schasinglulu enum {
323*91f16700Schasinglulu 	MP1_AINACTS_SHIFT = 4,
324*91f16700Schasinglulu 	MP1_AINACTS = 1 << MP1_AINACTS_SHIFT
325*91f16700Schasinglulu };
326*91f16700Schasinglulu 
327*91f16700Schasinglulu enum {
328*91f16700Schasinglulu 	MP1_SW_CG_GEN_SHIFT = 12,
329*91f16700Schasinglulu 	MP1_SW_CG_GEN = 1 << MP1_SW_CG_GEN_SHIFT
330*91f16700Schasinglulu };
331*91f16700Schasinglulu 
332*91f16700Schasinglulu enum {
333*91f16700Schasinglulu 	MP1_L2RSTDISABLE_SHIFT = 14,
334*91f16700Schasinglulu 	MP1_L2RSTDISABLE = 1 << MP1_L2RSTDISABLE_SHIFT
335*91f16700Schasinglulu };
336*91f16700Schasinglulu 
337*91f16700Schasinglulu /* bus pll divider dcm related */
338*91f16700Schasinglulu enum {
339*91f16700Schasinglulu 	BUS_PLLDIVIDER_DCM_DBC_CNT_0_SHIFT = 11,
340*91f16700Schasinglulu 	BUS_PLLDIV_ARMWFI_DCM_EN_SHIFT = 24,
341*91f16700Schasinglulu 	BUS_PLLDIV_ARMWFE_DCM_EN_SHIFT = 25,
342*91f16700Schasinglulu 
343*91f16700Schasinglulu 	BUS_PLLDIV_DCM = (1 << BUS_PLLDIVIDER_DCM_DBC_CNT_0_SHIFT) |
344*91f16700Schasinglulu 			 (1 << BUS_PLLDIV_ARMWFI_DCM_EN_SHIFT) |
345*91f16700Schasinglulu 			 (1 << BUS_PLLDIV_ARMWFE_DCM_EN_SHIFT)
346*91f16700Schasinglulu };
347*91f16700Schasinglulu 
348*91f16700Schasinglulu /* mp0 pll divider dcm related */
349*91f16700Schasinglulu enum {
350*91f16700Schasinglulu 	MP0_PLLDIV_DCM_DBC_CNT_0_SHIFT = 11,
351*91f16700Schasinglulu 	MP0_PLLDIV_ARMWFI_DCM_EN_SHIFT = 24,
352*91f16700Schasinglulu 	MP0_PLLDIV_ARMWFE_DCM_EN_SHIFT = 25,
353*91f16700Schasinglulu 	MP0_PLLDIV_LASTCORE_IDLE_EN_SHIFT = 31,
354*91f16700Schasinglulu 	MP0_PLLDIV_DCM = (1 << MP0_PLLDIV_DCM_DBC_CNT_0_SHIFT) |
355*91f16700Schasinglulu 			 (1 << MP0_PLLDIV_ARMWFI_DCM_EN_SHIFT) |
356*91f16700Schasinglulu 			 (1 << MP0_PLLDIV_ARMWFE_DCM_EN_SHIFT) |
357*91f16700Schasinglulu 			 (1u << MP0_PLLDIV_LASTCORE_IDLE_EN_SHIFT)
358*91f16700Schasinglulu };
359*91f16700Schasinglulu 
360*91f16700Schasinglulu /* mp2 pll divider dcm related */
361*91f16700Schasinglulu enum {
362*91f16700Schasinglulu 	MP2_PLLDIV_DCM_DBC_CNT_0_SHIFT = 11,
363*91f16700Schasinglulu 	MP2_PLLDIV_ARMWFI_DCM_EN_SHIFT = 24,
364*91f16700Schasinglulu 	MP2_PLLDIV_ARMWFE_DCM_EN_SHIFT = 25,
365*91f16700Schasinglulu 	MP2_PLLDIV_LASTCORE_IDLE_EN_SHIFT = 31,
366*91f16700Schasinglulu 	MP2_PLLDIV_DCM = (1 << MP2_PLLDIV_DCM_DBC_CNT_0_SHIFT) |
367*91f16700Schasinglulu 			 (1 << MP2_PLLDIV_ARMWFI_DCM_EN_SHIFT) |
368*91f16700Schasinglulu 			 (1 << MP2_PLLDIV_ARMWFE_DCM_EN_SHIFT) |
369*91f16700Schasinglulu 			 (1u << MP2_PLLDIV_LASTCORE_IDLE_EN_SHIFT)
370*91f16700Schasinglulu };
371*91f16700Schasinglulu 
372*91f16700Schasinglulu /* mcsib dcm related */
373*91f16700Schasinglulu enum {
374*91f16700Schasinglulu 	MCSIB_CACTIVE_SEL_SHIFT = 0,
375*91f16700Schasinglulu 	MCSIB_DCM_EN_SHIFT = 16,
376*91f16700Schasinglulu 
377*91f16700Schasinglulu 	MCSIB_CACTIVE_SEL_MASK = 0xffff << MCSIB_CACTIVE_SEL_SHIFT,
378*91f16700Schasinglulu 	MCSIB_CACTIVE_SEL = 0xffff << MCSIB_CACTIVE_SEL_SHIFT,
379*91f16700Schasinglulu 
380*91f16700Schasinglulu 	MCSIB_DCM_MASK = 0xffffu << MCSIB_DCM_EN_SHIFT,
381*91f16700Schasinglulu 	MCSIB_DCM = 0xffffu << MCSIB_DCM_EN_SHIFT,
382*91f16700Schasinglulu };
383*91f16700Schasinglulu 
384*91f16700Schasinglulu /* cci adb400 dcm related */
385*91f16700Schasinglulu enum {
386*91f16700Schasinglulu 	CCI_M0_ADB400_DCM_EN_SHIFT = 0,
387*91f16700Schasinglulu 	CCI_M1_ADB400_DCM_EN_SHIFT = 1,
388*91f16700Schasinglulu 	CCI_M2_ADB400_DCM_EN_SHIFT = 2,
389*91f16700Schasinglulu 	CCI_S2_ADB400_DCM_EN_SHIFT = 3,
390*91f16700Schasinglulu 	CCI_S3_ADB400_DCM_EN_SHIFT = 4,
391*91f16700Schasinglulu 	CCI_S4_ADB400_DCM_EN_SHIFT = 5,
392*91f16700Schasinglulu 	CCI_S5_ADB400_DCM_EN_SHIFT = 6,
393*91f16700Schasinglulu 	ACP_S3_ADB400_DCM_EN_SHIFT = 11,
394*91f16700Schasinglulu 
395*91f16700Schasinglulu 	CCI_ADB400_DCM_MASK = (1 << CCI_M0_ADB400_DCM_EN_SHIFT) |
396*91f16700Schasinglulu 			      (1 << CCI_M1_ADB400_DCM_EN_SHIFT) |
397*91f16700Schasinglulu 			      (1 << CCI_M2_ADB400_DCM_EN_SHIFT) |
398*91f16700Schasinglulu 			      (1 << CCI_S2_ADB400_DCM_EN_SHIFT) |
399*91f16700Schasinglulu 			      (1 << CCI_S4_ADB400_DCM_EN_SHIFT) |
400*91f16700Schasinglulu 			      (1 << CCI_S4_ADB400_DCM_EN_SHIFT) |
401*91f16700Schasinglulu 			      (1 << CCI_S5_ADB400_DCM_EN_SHIFT) |
402*91f16700Schasinglulu 			      (1 << ACP_S3_ADB400_DCM_EN_SHIFT),
403*91f16700Schasinglulu 	CCI_ADB400_DCM = (1 << CCI_M0_ADB400_DCM_EN_SHIFT) |
404*91f16700Schasinglulu 			 (1 << CCI_M1_ADB400_DCM_EN_SHIFT) |
405*91f16700Schasinglulu 			 (1 << CCI_M2_ADB400_DCM_EN_SHIFT) |
406*91f16700Schasinglulu 			 (0 << CCI_S2_ADB400_DCM_EN_SHIFT) |
407*91f16700Schasinglulu 			 (0 << CCI_S4_ADB400_DCM_EN_SHIFT) |
408*91f16700Schasinglulu 			 (0 << CCI_S4_ADB400_DCM_EN_SHIFT) |
409*91f16700Schasinglulu 			 (0 << CCI_S5_ADB400_DCM_EN_SHIFT) |
410*91f16700Schasinglulu 			 (1 << ACP_S3_ADB400_DCM_EN_SHIFT)
411*91f16700Schasinglulu };
412*91f16700Schasinglulu 
413*91f16700Schasinglulu /* sync dcm related */
414*91f16700Schasinglulu enum {
415*91f16700Schasinglulu 	CCI_SYNC_DCM_DIV_EN_SHIFT = 0,
416*91f16700Schasinglulu 	CCI_SYNC_DCM_UPDATE_TOG_SHIFT = 1,
417*91f16700Schasinglulu 	CCI_SYNC_DCM_DIV_SEL_SHIFT = 2,
418*91f16700Schasinglulu 	MP0_SYNC_DCM_DIV_EN_SHIFT = 10,
419*91f16700Schasinglulu 	MP0_SYNC_DCM_UPDATE_TOG_SHIFT = 11,
420*91f16700Schasinglulu 	MP0_SYNC_DCM_DIV_SEL_SHIFT = 12,
421*91f16700Schasinglulu 
422*91f16700Schasinglulu 	SYNC_DCM_MASK = (1 << CCI_SYNC_DCM_DIV_EN_SHIFT) |
423*91f16700Schasinglulu 			(1 << CCI_SYNC_DCM_UPDATE_TOG_SHIFT) |
424*91f16700Schasinglulu 			(0x7f << CCI_SYNC_DCM_DIV_SEL_SHIFT) |
425*91f16700Schasinglulu 			(1 << MP0_SYNC_DCM_DIV_EN_SHIFT) |
426*91f16700Schasinglulu 			(1 << MP0_SYNC_DCM_UPDATE_TOG_SHIFT) |
427*91f16700Schasinglulu 			(0x7f << MP0_SYNC_DCM_DIV_SEL_SHIFT),
428*91f16700Schasinglulu 	SYNC_DCM = (1 << CCI_SYNC_DCM_DIV_EN_SHIFT) |
429*91f16700Schasinglulu 		   (1 << CCI_SYNC_DCM_UPDATE_TOG_SHIFT) |
430*91f16700Schasinglulu 		   (0 << CCI_SYNC_DCM_DIV_SEL_SHIFT) |
431*91f16700Schasinglulu 		   (1 << MP0_SYNC_DCM_DIV_EN_SHIFT) |
432*91f16700Schasinglulu 		   (1 << MP0_SYNC_DCM_UPDATE_TOG_SHIFT) |
433*91f16700Schasinglulu 		   (0 << MP0_SYNC_DCM_DIV_SEL_SHIFT)
434*91f16700Schasinglulu };
435*91f16700Schasinglulu 
436*91f16700Schasinglulu /* mcu bus dcm related */
437*91f16700Schasinglulu enum {
438*91f16700Schasinglulu 	MCU_BUS_DCM_EN_SHIFT = 8,
439*91f16700Schasinglulu 	MCU_BUS_DCM = 1 << MCU_BUS_DCM_EN_SHIFT
440*91f16700Schasinglulu };
441*91f16700Schasinglulu 
442*91f16700Schasinglulu /* mcusys bus fabric dcm related */
443*91f16700Schasinglulu enum {
444*91f16700Schasinglulu 	ACLK_INFRA_DYNAMIC_CG_EN_SHIFT = 0,
445*91f16700Schasinglulu 	EMI2_ADB400_S_DCM_CTRL_SHIFT = 1,
446*91f16700Schasinglulu 	ACLK_GPU_DYNAMIC_CG_EN_SHIFT = 2,
447*91f16700Schasinglulu 	ACLK_PSYS_DYNAMIC_CG_EN_SHIFT = 3,
448*91f16700Schasinglulu 	MP0_ADB400_S_DCM_CTRL_SHIFT = 4,
449*91f16700Schasinglulu 	MP0_ADB400_M_DCM_CTRL_SHIFT = 5,
450*91f16700Schasinglulu 	MP1_ADB400_S_DCM_CTRL_SHIFT = 6,
451*91f16700Schasinglulu 	MP1_ADB400_M_DCM_CTRL_SHIFT = 7,
452*91f16700Schasinglulu 	EMICLK_EMI_DYNAMIC_CG_EN_SHIFT = 8,
453*91f16700Schasinglulu 	INFRACLK_INFRA_DYNAMIC_CG_EN_SHIFT = 9,
454*91f16700Schasinglulu 	EMICLK_GPU_DYNAMIC_CG_EN_SHIFT = 10,
455*91f16700Schasinglulu 	INFRACLK_PSYS_DYNAMIC_CG_EN_SHIFT = 11,
456*91f16700Schasinglulu 	EMICLK_EMI1_DYNAMIC_CG_EN_SHIFT = 12,
457*91f16700Schasinglulu 	EMI1_ADB400_S_DCM_CTRL_SHIFT = 16,
458*91f16700Schasinglulu 	MP2_ADB400_M_DCM_CTRL_SHIFT = 17,
459*91f16700Schasinglulu 	MP0_ICC_AXI_STREAM_ARCH_CG_SHIFT = 18,
460*91f16700Schasinglulu 	MP1_ICC_AXI_STREAM_ARCH_CG_SHIFT = 19,
461*91f16700Schasinglulu 	MP2_ICC_AXI_STREAM_ARCH_CG_SHIFT = 20,
462*91f16700Schasinglulu 	L2_SHARE_ADB400_DCM_CTRL_SHIFT = 21,
463*91f16700Schasinglulu 	MP1_AGGRESS_DCM_CTRL_SHIFT = 22,
464*91f16700Schasinglulu 	MP0_AGGRESS_DCM_CTRL_SHIFT = 23,
465*91f16700Schasinglulu 	MP0_ADB400_ACP_S_DCM_CTRL_SHIFT = 24,
466*91f16700Schasinglulu 	MP0_ADB400_ACP_M_DCM_CTRL_SHIFT = 25,
467*91f16700Schasinglulu 	MP1_ADB400_ACP_S_DCM_CTRL_SHIFT = 26,
468*91f16700Schasinglulu 	MP1_ADB400_ACP_M_DCM_CTRL_SHIFT = 27,
469*91f16700Schasinglulu 	MP3_ADB400_M_DCM_CTRL_SHIFT = 28,
470*91f16700Schasinglulu 	MP3_ICC_AXI_STREAM_ARCH_CG_SHIFT = 29,
471*91f16700Schasinglulu 
472*91f16700Schasinglulu 	MCUSYS_BUS_FABRIC_DCM_MASK = (1 << ACLK_INFRA_DYNAMIC_CG_EN_SHIFT) |
473*91f16700Schasinglulu 				     (1 << EMI2_ADB400_S_DCM_CTRL_SHIFT) |
474*91f16700Schasinglulu 				     (1 << ACLK_GPU_DYNAMIC_CG_EN_SHIFT) |
475*91f16700Schasinglulu 				     (1 << ACLK_PSYS_DYNAMIC_CG_EN_SHIFT) |
476*91f16700Schasinglulu 				     (1 << MP0_ADB400_S_DCM_CTRL_SHIFT) |
477*91f16700Schasinglulu 				     (1 << MP0_ADB400_M_DCM_CTRL_SHIFT) |
478*91f16700Schasinglulu 				     (1 << MP1_ADB400_S_DCM_CTRL_SHIFT) |
479*91f16700Schasinglulu 				     (1 << MP1_ADB400_M_DCM_CTRL_SHIFT) |
480*91f16700Schasinglulu 				     (1 << EMICLK_EMI_DYNAMIC_CG_EN_SHIFT) |
481*91f16700Schasinglulu 				     (1 << INFRACLK_INFRA_DYNAMIC_CG_EN_SHIFT) |
482*91f16700Schasinglulu 				     (1 << EMICLK_GPU_DYNAMIC_CG_EN_SHIFT) |
483*91f16700Schasinglulu 				     (1 << INFRACLK_PSYS_DYNAMIC_CG_EN_SHIFT) |
484*91f16700Schasinglulu 				     (1 << EMICLK_EMI1_DYNAMIC_CG_EN_SHIFT) |
485*91f16700Schasinglulu 				     (1 << EMI1_ADB400_S_DCM_CTRL_SHIFT) |
486*91f16700Schasinglulu 				     (1 << MP2_ADB400_M_DCM_CTRL_SHIFT) |
487*91f16700Schasinglulu 				     (1 << MP0_ICC_AXI_STREAM_ARCH_CG_SHIFT) |
488*91f16700Schasinglulu 				     (1 << MP1_ICC_AXI_STREAM_ARCH_CG_SHIFT) |
489*91f16700Schasinglulu 				     (1 << MP2_ICC_AXI_STREAM_ARCH_CG_SHIFT) |
490*91f16700Schasinglulu 				     (1 << L2_SHARE_ADB400_DCM_CTRL_SHIFT) |
491*91f16700Schasinglulu 				     (1 << MP1_AGGRESS_DCM_CTRL_SHIFT) |
492*91f16700Schasinglulu 				     (1 << MP0_AGGRESS_DCM_CTRL_SHIFT) |
493*91f16700Schasinglulu 				     (1 << MP0_ADB400_ACP_S_DCM_CTRL_SHIFT) |
494*91f16700Schasinglulu 				     (1 << MP0_ADB400_ACP_M_DCM_CTRL_SHIFT) |
495*91f16700Schasinglulu 				     (1 << MP1_ADB400_ACP_S_DCM_CTRL_SHIFT) |
496*91f16700Schasinglulu 				     (1 << MP1_ADB400_ACP_M_DCM_CTRL_SHIFT) |
497*91f16700Schasinglulu 				     (1 << MP3_ADB400_M_DCM_CTRL_SHIFT) |
498*91f16700Schasinglulu 				     (1 << MP3_ICC_AXI_STREAM_ARCH_CG_SHIFT),
499*91f16700Schasinglulu 
500*91f16700Schasinglulu 	MCUSYS_BUS_FABRIC_DCM = (1 << ACLK_INFRA_DYNAMIC_CG_EN_SHIFT) |
501*91f16700Schasinglulu 				(1 << EMI2_ADB400_S_DCM_CTRL_SHIFT) |
502*91f16700Schasinglulu 				(1 << ACLK_GPU_DYNAMIC_CG_EN_SHIFT) |
503*91f16700Schasinglulu 				(1 << ACLK_PSYS_DYNAMIC_CG_EN_SHIFT) |
504*91f16700Schasinglulu 				(0 << MP0_ADB400_S_DCM_CTRL_SHIFT) |
505*91f16700Schasinglulu 				(0 << MP0_ADB400_M_DCM_CTRL_SHIFT) |
506*91f16700Schasinglulu 				(1 << MP1_ADB400_S_DCM_CTRL_SHIFT) |
507*91f16700Schasinglulu 				(1 << MP1_ADB400_M_DCM_CTRL_SHIFT) |
508*91f16700Schasinglulu 				(1 << EMICLK_EMI_DYNAMIC_CG_EN_SHIFT) |
509*91f16700Schasinglulu 				(1 << INFRACLK_INFRA_DYNAMIC_CG_EN_SHIFT) |
510*91f16700Schasinglulu 				(1 << EMICLK_GPU_DYNAMIC_CG_EN_SHIFT) |
511*91f16700Schasinglulu 				(1 << INFRACLK_PSYS_DYNAMIC_CG_EN_SHIFT) |
512*91f16700Schasinglulu 				(1 << EMICLK_EMI1_DYNAMIC_CG_EN_SHIFT) |
513*91f16700Schasinglulu 				(1 << EMI1_ADB400_S_DCM_CTRL_SHIFT) |
514*91f16700Schasinglulu 				(0 << MP2_ADB400_M_DCM_CTRL_SHIFT) |
515*91f16700Schasinglulu 				(1 << MP0_ICC_AXI_STREAM_ARCH_CG_SHIFT) |
516*91f16700Schasinglulu 				(1 << MP1_ICC_AXI_STREAM_ARCH_CG_SHIFT) |
517*91f16700Schasinglulu 				(1 << MP2_ICC_AXI_STREAM_ARCH_CG_SHIFT) |
518*91f16700Schasinglulu 				(1 << L2_SHARE_ADB400_DCM_CTRL_SHIFT) |
519*91f16700Schasinglulu 				(1 << MP1_AGGRESS_DCM_CTRL_SHIFT) |
520*91f16700Schasinglulu 				(1 << MP0_AGGRESS_DCM_CTRL_SHIFT) |
521*91f16700Schasinglulu 				(1 << MP0_ADB400_ACP_S_DCM_CTRL_SHIFT) |
522*91f16700Schasinglulu 				(1 << MP0_ADB400_ACP_M_DCM_CTRL_SHIFT) |
523*91f16700Schasinglulu 				(1 << MP1_ADB400_ACP_S_DCM_CTRL_SHIFT) |
524*91f16700Schasinglulu 				(1 << MP1_ADB400_ACP_M_DCM_CTRL_SHIFT) |
525*91f16700Schasinglulu 				(1 << MP3_ADB400_M_DCM_CTRL_SHIFT) |
526*91f16700Schasinglulu 				(1 << MP3_ICC_AXI_STREAM_ARCH_CG_SHIFT)
527*91f16700Schasinglulu };
528*91f16700Schasinglulu 
529*91f16700Schasinglulu /* l2c_sram dcm related */
530*91f16700Schasinglulu enum {
531*91f16700Schasinglulu 	L2C_SRAM_DCM_EN_SHIFT = 0,
532*91f16700Schasinglulu 	L2C_SRAM_DCM = 1 << L2C_SRAM_DCM_EN_SHIFT
533*91f16700Schasinglulu };
534*91f16700Schasinglulu 
535*91f16700Schasinglulu /* mcu misc dcm related */
536*91f16700Schasinglulu enum {
537*91f16700Schasinglulu 	MP0_CNTVALUEB_DCM_EN_SHIFT = 0,
538*91f16700Schasinglulu 	MP_CNTVALUEB_DCM_EN = 8,
539*91f16700Schasinglulu 
540*91f16700Schasinglulu 	CNTVALUEB_DCM = (1 << MP0_CNTVALUEB_DCM_EN_SHIFT) |
541*91f16700Schasinglulu 			(1 << MP_CNTVALUEB_DCM_EN)
542*91f16700Schasinglulu };
543*91f16700Schasinglulu 
544*91f16700Schasinglulu /* sync dcm cluster config related */
545*91f16700Schasinglulu enum {
546*91f16700Schasinglulu 	MP0_SYNC_DCM_STALL_WR_EN_SHIFT = 7,
547*91f16700Schasinglulu 	MCUSYS_MAX_ACCESS_LATENCY_SHIFT = 24,
548*91f16700Schasinglulu 
549*91f16700Schasinglulu 	MCU0_SYNC_DCM_STALL_WR_EN = 1 << MP0_SYNC_DCM_STALL_WR_EN_SHIFT,
550*91f16700Schasinglulu 
551*91f16700Schasinglulu 	MCUSYS_MAX_ACCESS_LATENCY_MASK = 0xf << MCUSYS_MAX_ACCESS_LATENCY_SHIFT,
552*91f16700Schasinglulu 	MCUSYS_MAX_ACCESS_LATENCY = 0x5 << MCUSYS_MAX_ACCESS_LATENCY_SHIFT
553*91f16700Schasinglulu };
554*91f16700Schasinglulu 
555*91f16700Schasinglulu /* cpusys rgu dcm related */
556*91f16700Schasinglulu enum {
557*91f16700Schasinglulu 	CPUSYS_RGU_DCM_CONFIG_SHIFT = 0,
558*91f16700Schasinglulu 
559*91f16700Schasinglulu 	CPUSYS_RGU_DCM_CINFIG = 1 << CPUSYS_RGU_DCM_CONFIG_SHIFT
560*91f16700Schasinglulu };
561*91f16700Schasinglulu 
562*91f16700Schasinglulu /* mp2 sync dcm related */
563*91f16700Schasinglulu enum {
564*91f16700Schasinglulu 	MP2_DCM_EN_SHIFT = 0,
565*91f16700Schasinglulu 
566*91f16700Schasinglulu 	MP2_DCM_EN = 1 << MP2_DCM_EN_SHIFT
567*91f16700Schasinglulu };
568*91f16700Schasinglulu #endif  /* MT8183_MCUCFG_H */
569