1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (c) 2019, MediaTek Inc. All rights reserved. 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu */ 6*91f16700Schasinglulu 7*91f16700Schasinglulu #ifndef MTSPMC_PRIVATE_H 8*91f16700Schasinglulu #define MTSPMC_PRIVATE_H 9*91f16700Schasinglulu 10*91f16700Schasinglulu /* 11*91f16700Schasinglulu * per_cpu/cluster helper 12*91f16700Schasinglulu */ 13*91f16700Schasinglulu struct per_cpu_reg { 14*91f16700Schasinglulu int cluster_addr; 15*91f16700Schasinglulu int cpu_stride; 16*91f16700Schasinglulu }; 17*91f16700Schasinglulu 18*91f16700Schasinglulu #define per_cpu(cluster, cpu, reg) (reg[cluster].cluster_addr + \ 19*91f16700Schasinglulu (cpu << reg[cluster].cpu_stride)) 20*91f16700Schasinglulu #define per_cluster(cluster, reg) (reg[cluster].cluster_addr) 21*91f16700Schasinglulu 22*91f16700Schasinglulu /* SPMC related registers */ 23*91f16700Schasinglulu #define SPM_POWERON_CONFIG_EN (SPM_BASE + 0x000) 24*91f16700Schasinglulu /* bit-fields of SPM_POWERON_CONFIG_EN */ 25*91f16700Schasinglulu #define BCLK_CG_EN (1 << 0) 26*91f16700Schasinglulu #define MD_BCLK_CG_EN (1 << 1) 27*91f16700Schasinglulu #define PROJECT_CODE (0xb16 << 16) 28*91f16700Schasinglulu 29*91f16700Schasinglulu #define SPM_PWR_STATUS (SPM_BASE + 0x180) 30*91f16700Schasinglulu #define SPM_PWR_STATUS_2ND (SPM_BASE + 0x184) 31*91f16700Schasinglulu 32*91f16700Schasinglulu #define SPM_BYPASS_SPMC (SPM_BASE + 0x2b4) 33*91f16700Schasinglulu #define SPM_SPMC_DORMANT_ENABLE (SPM_BASE + 0x2b8) 34*91f16700Schasinglulu 35*91f16700Schasinglulu #define SPM_MP0_CPUTOP_PWR_CON (SPM_BASE + 0x204) 36*91f16700Schasinglulu #define SPM_MP0_CPU0_PWR_CON (SPM_BASE + 0x208) 37*91f16700Schasinglulu #define SPM_MP0_CPU1_PWR_CON (SPM_BASE + 0x20C) 38*91f16700Schasinglulu #define SPM_MP0_CPU2_PWR_CON (SPM_BASE + 0x210) 39*91f16700Schasinglulu #define SPM_MP0_CPU3_PWR_CON (SPM_BASE + 0x214) 40*91f16700Schasinglulu #define SPM_MP1_CPUTOP_PWR_CON (SPM_BASE + 0x218) 41*91f16700Schasinglulu #define SPM_MP1_CPU0_PWR_CON (SPM_BASE + 0x21C) 42*91f16700Schasinglulu #define SPM_MP1_CPU1_PWR_CON (SPM_BASE + 0x220) 43*91f16700Schasinglulu #define SPM_MP1_CPU2_PWR_CON (SPM_BASE + 0x224) 44*91f16700Schasinglulu #define SPM_MP1_CPU3_PWR_CON (SPM_BASE + 0x228) 45*91f16700Schasinglulu #define SPM_MP0_CPUTOP_L2_PDN (SPM_BASE + 0x240) 46*91f16700Schasinglulu #define SPM_MP0_CPUTOP_L2_SLEEP_B (SPM_BASE + 0x244) 47*91f16700Schasinglulu #define SPM_MP0_CPU0_L1_PDN (SPM_BASE + 0x248) 48*91f16700Schasinglulu #define SPM_MP0_CPU1_L1_PDN (SPM_BASE + 0x24C) 49*91f16700Schasinglulu #define SPM_MP0_CPU2_L1_PDN (SPM_BASE + 0x250) 50*91f16700Schasinglulu #define SPM_MP0_CPU3_L1_PDN (SPM_BASE + 0x254) 51*91f16700Schasinglulu #define SPM_MP1_CPUTOP_L2_PDN (SPM_BASE + 0x258) 52*91f16700Schasinglulu #define SPM_MP1_CPUTOP_L2_SLEEP_B (SPM_BASE + 0x25C) 53*91f16700Schasinglulu #define SPM_MP1_CPU0_L1_PDN (SPM_BASE + 0x260) 54*91f16700Schasinglulu #define SPM_MP1_CPU1_L1_PDN (SPM_BASE + 0x264) 55*91f16700Schasinglulu #define SPM_MP1_CPU2_L1_PDN (SPM_BASE + 0x268) 56*91f16700Schasinglulu #define SPM_MP1_CPU3_L1_PDN (SPM_BASE + 0x26C) 57*91f16700Schasinglulu 58*91f16700Schasinglulu #define SPM_CPU_EXT_BUCK_ISO (SPM_BASE + 0x290) 59*91f16700Schasinglulu /* bit-fields of SPM_CPU_EXT_BUCK_ISO */ 60*91f16700Schasinglulu #define MP0_EXT_BUCK_ISO (1 << 0) 61*91f16700Schasinglulu #define MP1_EXT_BUCK_ISO (1 << 1) 62*91f16700Schasinglulu #define MP_EXT_BUCK_ISO (1 << 2) 63*91f16700Schasinglulu 64*91f16700Schasinglulu /* bit-fields of SPM_PWR_STATUS */ 65*91f16700Schasinglulu #define PWR_STATUS_MD (1 << 0) 66*91f16700Schasinglulu #define PWR_STATUS_CONN (1 << 1) 67*91f16700Schasinglulu #define PWR_STATUS_DDRPHY (1 << 2) 68*91f16700Schasinglulu #define PWR_STATUS_DISP (1 << 3) 69*91f16700Schasinglulu #define PWR_STATUS_MFG (1 << 4) 70*91f16700Schasinglulu #define PWR_STATUS_ISP (1 << 5) 71*91f16700Schasinglulu #define PWR_STATUS_INFRA (1 << 6) 72*91f16700Schasinglulu #define PWR_STATUS_VDEC (1 << 7) 73*91f16700Schasinglulu #define PWR_STATUS_MP0_CPUTOP (1 << 8) 74*91f16700Schasinglulu #define PWR_STATUS_MP0_CPU0 (1 << 9) 75*91f16700Schasinglulu #define PWR_STATUS_MP0_CPU1 (1 << 10) 76*91f16700Schasinglulu #define PWR_STATUS_MP0_CPU2 (1 << 11) 77*91f16700Schasinglulu #define PWR_STATUS_MP0_CPU3 (1 << 12) 78*91f16700Schasinglulu #define PWR_STATUS_MCUSYS (1 << 14) 79*91f16700Schasinglulu #define PWR_STATUS_MP1_CPUTOP (1 << 15) 80*91f16700Schasinglulu #define PWR_STATUS_MP1_CPU0 (1 << 16) 81*91f16700Schasinglulu #define PWR_STATUS_MP1_CPU1 (1 << 17) 82*91f16700Schasinglulu #define PWR_STATUS_MP1_CPU2 (1 << 18) 83*91f16700Schasinglulu #define PWR_STATUS_MP1_CPU3 (1 << 19) 84*91f16700Schasinglulu #define PWR_STATUS_VEN (1 << 21) 85*91f16700Schasinglulu #define PWR_STATUS_MFG_ASYNC (1 << 23) 86*91f16700Schasinglulu #define PWR_STATUS_AUDIO (1 << 24) 87*91f16700Schasinglulu #define PWR_STATUS_C2K (1 << 28) 88*91f16700Schasinglulu #define PWR_STATUS_MD_INFRA (1 << 29) 89*91f16700Schasinglulu 90*91f16700Schasinglulu 91*91f16700Schasinglulu /* bit-fields of SPM_*_PWR_CON */ 92*91f16700Schasinglulu #define PWRCTRL_PWR_RST_B (1 << 0) 93*91f16700Schasinglulu #define PWRCTRL_PWR_ISO (1 << 1) 94*91f16700Schasinglulu #define PWRCTRL_PWR_ON (1 << 2) 95*91f16700Schasinglulu #define PWRCTRL_PWR_ON_2ND (1 << 3) 96*91f16700Schasinglulu #define PWRCTRL_PWR_CLK_DIS (1 << 4) 97*91f16700Schasinglulu #define PWRCTRL_PWR_SRAM_CKISO (1 << 5) 98*91f16700Schasinglulu #define PWRCTRL_PWR_SRAM_ISOINT_B (1 << 6) 99*91f16700Schasinglulu #define PWRCTRL_PWR_SRAM_PD_SLPB_CLAMP (1 << 7) 100*91f16700Schasinglulu #define PWRCTRL_PWR_SRAM_PDN (1 << 8) 101*91f16700Schasinglulu #define PWRCTRL_PWR_SRAM_SLEEP_B (1 << 12) 102*91f16700Schasinglulu #define PWRCTRL_PWR_SRAM_PDN_ACK (1 << 24) 103*91f16700Schasinglulu #define PWRCTRL_PWR_SRAM_SLEEP_B_ACK (1 << 28) 104*91f16700Schasinglulu 105*91f16700Schasinglulu /* per_cpu registers for SPM_MP?_CPU?_PWR_CON */ 106*91f16700Schasinglulu static const struct per_cpu_reg SPM_CPU_PWR[] = { 107*91f16700Schasinglulu [0] = { .cluster_addr = SPM_MP0_CPU0_PWR_CON, .cpu_stride = 2 }, 108*91f16700Schasinglulu [1] = { .cluster_addr = SPM_MP1_CPU0_PWR_CON, .cpu_stride = 2 }, 109*91f16700Schasinglulu }; 110*91f16700Schasinglulu 111*91f16700Schasinglulu /* per_cluster registers for SPM_MP?_CPUTOP_PWR_CON */ 112*91f16700Schasinglulu static const struct per_cpu_reg SPM_CLUSTER_PWR[] = { 113*91f16700Schasinglulu [0] = { .cluster_addr = SPM_MP0_CPUTOP_PWR_CON }, 114*91f16700Schasinglulu [1] = { .cluster_addr = SPM_MP1_CPUTOP_PWR_CON }, 115*91f16700Schasinglulu }; 116*91f16700Schasinglulu 117*91f16700Schasinglulu /* APB Module infracfg_ao */ 118*91f16700Schasinglulu #define INFRA_TOPAXI_PROTECTEN_1 (INFRACFG_AO_BASE + 0x250) 119*91f16700Schasinglulu #define INFRA_TOPAXI_PROTECTEN_STA1_1 (INFRACFG_AO_BASE + 0x258) 120*91f16700Schasinglulu #define INFRA_TOPAXI_PROTECTEN_1_SET (INFRACFG_AO_BASE + 0x2A8) 121*91f16700Schasinglulu #define INFRA_TOPAXI_PROTECTEN_1_CLR (INFRACFG_AO_BASE + 0x2AC) 122*91f16700Schasinglulu 123*91f16700Schasinglulu /* bit-fields of INFRA_TOPAXI_PROTECTEN_1_SET */ 124*91f16700Schasinglulu #define MP0_CPUTOP_PROT_STEP1_0_MASK ((1 << 10)|(1 << 12)| \ 125*91f16700Schasinglulu (1 << 13)|(1 << 26)) 126*91f16700Schasinglulu #define MP1_CPUTOP_PROT_STEP1_0_MASK ((1 << 11)|(1 << 14)| \ 127*91f16700Schasinglulu (1 << 15)|(1 << 27)) 128*91f16700Schasinglulu 129*91f16700Schasinglulu /* bit-fields of INFRA_TOPAXI_PROTECTEN_STA1_1 */ 130*91f16700Schasinglulu #define MP0_CPUTOP_PROT_STEP1_0_ACK_MASK ((1 << 10)|(1 << 12)| \ 131*91f16700Schasinglulu (1 << 13)|(1 << 26)) 132*91f16700Schasinglulu #define MP1_CPUTOP_PROT_STEP1_0_ACK_MASK ((1 << 11)|(1 << 14)| \ 133*91f16700Schasinglulu (1 << 15)|(1 << 27)) 134*91f16700Schasinglulu 135*91f16700Schasinglulu 136*91f16700Schasinglulu /* 137*91f16700Schasinglulu * MCU configuration registers 138*91f16700Schasinglulu */ 139*91f16700Schasinglulu 140*91f16700Schasinglulu /* bit-fields of MCUCFG_MP?_AXI_CONFIG */ 141*91f16700Schasinglulu #define MCUCFG_AXI_CONFIG_BROADCASTINNER (1 << 0) 142*91f16700Schasinglulu #define MCUCFG_AXI_CONFIG_BROADCASTOUTER (1 << 1) 143*91f16700Schasinglulu #define MCUCFG_AXI_CONFIG_BROADCASTCACHEMAINT (1 << 2) 144*91f16700Schasinglulu #define MCUCFG_AXI_CONFIG_SYSBARDISABLE (1 << 3) 145*91f16700Schasinglulu #define MCUCFG_AXI_CONFIG_ACINACTM (1 << 4) 146*91f16700Schasinglulu #define MCUCFG_AXI_CONFIG_AINACTS (1 << 5) 147*91f16700Schasinglulu 148*91f16700Schasinglulu 149*91f16700Schasinglulu #define MCUCFG_MP0_MISC_CONFIG2 ((uintptr_t)&mt8183_mcucfg->mp0_misc_config[2]) 150*91f16700Schasinglulu #define MCUCFG_MP0_MISC_CONFIG3 ((uintptr_t)&mt8183_mcucfg->mp0_misc_config[3]) 151*91f16700Schasinglulu #define MCUCFG_MP1_MISC_CONFIG2 ((uintptr_t)&mt8183_mcucfg->mp1_misc_config[2]) 152*91f16700Schasinglulu #define MCUCFG_MP1_MISC_CONFIG3 ((uintptr_t)&mt8183_mcucfg->mp1_misc_config[3]) 153*91f16700Schasinglulu 154*91f16700Schasinglulu #define MCUCFG_CPUSYS0_SPARKVRETCNTRL (MCUCFG_BASE + 0x1c00) 155*91f16700Schasinglulu /* bit-fields of MCUCFG_CPUSYS0_SPARKVRETCNTRL */ 156*91f16700Schasinglulu #define CPU0_SPARK_VRET_CTRL (0x3f << 0) 157*91f16700Schasinglulu #define CPU1_SPARK_VRET_CTRL (0x3f << 8) 158*91f16700Schasinglulu #define CPU2_SPARK_VRET_CTRL (0x3f << 16) 159*91f16700Schasinglulu #define CPU3_SPARK_VRET_CTRL (0x3f << 24) 160*91f16700Schasinglulu 161*91f16700Schasinglulu /* SPARK control in little cores */ 162*91f16700Schasinglulu #define MCUCFG_CPUSYS0_CPU0_SPMC_CTL (MCUCFG_BASE + 0x1c30) 163*91f16700Schasinglulu #define MCUCFG_CPUSYS0_CPU1_SPMC_CTL (MCUCFG_BASE + 0x1c34) 164*91f16700Schasinglulu #define MCUCFG_CPUSYS0_CPU2_SPMC_CTL (MCUCFG_BASE + 0x1c38) 165*91f16700Schasinglulu #define MCUCFG_CPUSYS0_CPU3_SPMC_CTL (MCUCFG_BASE + 0x1c3c) 166*91f16700Schasinglulu /* bit-fields of MCUCFG_CPUSYS0_CPU?_SPMC_CTL */ 167*91f16700Schasinglulu #define SW_SPARK_EN (1 << 0) 168*91f16700Schasinglulu #define SW_NO_WAIT_Q (1 << 1) 169*91f16700Schasinglulu 170*91f16700Schasinglulu /* the MCUCFG which BIG cores used is at (MCUCFG_BASE + 0x2000) */ 171*91f16700Schasinglulu #define MCUCFG_MP2_BASE (MCUCFG_BASE + 0x2000) 172*91f16700Schasinglulu #define MCUCFG_MP2_PWR_RST_CTL (MCUCFG_MP2_BASE + 0x8) 173*91f16700Schasinglulu /* bit-fields of MCUCFG_MP2_PWR_RST_CTL */ 174*91f16700Schasinglulu #define SW_RST_B (1 << 0) 175*91f16700Schasinglulu #define TOPAON_APB_MASK (1 << 1) 176*91f16700Schasinglulu 177*91f16700Schasinglulu #define MCUCFG_MP2_CPUCFG (MCUCFG_MP2_BASE + 0x208) 178*91f16700Schasinglulu 179*91f16700Schasinglulu #define MCUCFG_MP2_RVADDR0 (MCUCFG_MP2_BASE + 0x290) 180*91f16700Schasinglulu #define MCUCFG_MP2_RVADDR1 (MCUCFG_MP2_BASE + 0x298) 181*91f16700Schasinglulu #define MCUCFG_MP2_RVADDR2 (MCUCFG_MP2_BASE + 0x2c0) 182*91f16700Schasinglulu #define MCUCFG_MP2_RVADDR3 (MCUCFG_MP2_BASE + 0x2c8) 183*91f16700Schasinglulu 184*91f16700Schasinglulu /* SPMC control */ 185*91f16700Schasinglulu #define MCUCFG_MP0_SPMC (MCUCFG_BASE + 0x788) 186*91f16700Schasinglulu #define MCUCFG_MP2_SPMC (MCUCFG_MP2_BASE + 0x2a0) 187*91f16700Schasinglulu #define MCUCFG_MP2_COQ (MCUCFG_MP2_BASE + 0x2bC) 188*91f16700Schasinglulu 189*91f16700Schasinglulu /* per_cpu registers for MCUCFG_MP?_MISC_CONFIG2 */ 190*91f16700Schasinglulu static const struct per_cpu_reg MCUCFG_BOOTADDR[] = { 191*91f16700Schasinglulu [0] = { .cluster_addr = MCUCFG_MP0_MISC_CONFIG2, .cpu_stride = 3 }, 192*91f16700Schasinglulu }; 193*91f16700Schasinglulu 194*91f16700Schasinglulu /* per_cpu registers for MCUCFG_MP?_MISC_CONFIG3 */ 195*91f16700Schasinglulu static const struct per_cpu_reg MCUCFG_INITARCH[] = { 196*91f16700Schasinglulu [0] = { .cluster_addr = MCUCFG_MP0_MISC_CONFIG3 }, 197*91f16700Schasinglulu [1] = { .cluster_addr = MCUCFG_MP2_CPUCFG }, 198*91f16700Schasinglulu }; 199*91f16700Schasinglulu 200*91f16700Schasinglulu /* SPARK control in BIG cores */ 201*91f16700Schasinglulu #define MCUCFG_MP2_PTP3_CPU0_SPMC0 (MCUCFG_MP2_BASE + 0x430) 202*91f16700Schasinglulu #define MCUCFG_MP2_PTP3_CPU0_SPMC1 (MCUCFG_MP2_BASE + 0x434) 203*91f16700Schasinglulu #define MCUCFG_MP2_PTP3_CPU1_SPMC0 (MCUCFG_MP2_BASE + 0x438) 204*91f16700Schasinglulu #define MCUCFG_MP2_PTP3_CPU1_SPMC1 (MCUCFG_MP2_BASE + 0x43c) 205*91f16700Schasinglulu #define MCUCFG_MP2_PTP3_CPU2_SPMC0 (MCUCFG_MP2_BASE + 0x440) 206*91f16700Schasinglulu #define MCUCFG_MP2_PTP3_CPU2_SPMC1 (MCUCFG_MP2_BASE + 0x444) 207*91f16700Schasinglulu #define MCUCFG_MP2_PTP3_CPU3_SPMC0 (MCUCFG_MP2_BASE + 0x448) 208*91f16700Schasinglulu #define MCUCFG_MP2_PTP3_CPU3_SPMC1 (MCUCFG_MP2_BASE + 0x44c) 209*91f16700Schasinglulu /* bit-fields of MCUCFG_MP2_PTP3_CPU?_SPMC? */ 210*91f16700Schasinglulu #define SW_SPARK_EN (1 << 0) 211*91f16700Schasinglulu #define SW_NO_WAIT_Q (1 << 1) 212*91f16700Schasinglulu 213*91f16700Schasinglulu #define MCUCFG_MP2_SPARK2LDO (MCUCFG_MP2_BASE + 0x700) 214*91f16700Schasinglulu /* bit-fields of MCUCFG_MP2_SPARK2LDO */ 215*91f16700Schasinglulu #define SPARK_VRET_CTRL (0x3f << 0) 216*91f16700Schasinglulu #define CPU0_SPARK_LDO_AMUXSEL (0xf << 6) 217*91f16700Schasinglulu #define CPU1_SPARK_LDO_AMUXSEL (0xf << 10) 218*91f16700Schasinglulu #define CPU2_SPARK_LDO_AMUXSEL (0xf << 14) 219*91f16700Schasinglulu #define CPU3_SPARK_LDO_AMUXSEL (0xf << 18) 220*91f16700Schasinglulu 221*91f16700Schasinglulu /* per_cpu registers for SPARK */ 222*91f16700Schasinglulu static const struct per_cpu_reg MCUCFG_SPARK[] = { 223*91f16700Schasinglulu [0] = { .cluster_addr = MCUCFG_CPUSYS0_CPU0_SPMC_CTL, .cpu_stride = 2 }, 224*91f16700Schasinglulu [1] = { .cluster_addr = MCUCFG_MP2_PTP3_CPU0_SPMC0, .cpu_stride = 3 }, 225*91f16700Schasinglulu }; 226*91f16700Schasinglulu 227*91f16700Schasinglulu /* per_cpu registers for SPARK2LDO */ 228*91f16700Schasinglulu static const struct per_cpu_reg MCUCFG_SPARK2LDO[] = { 229*91f16700Schasinglulu [0] = { .cluster_addr = MCUCFG_CPUSYS0_SPARKVRETCNTRL }, 230*91f16700Schasinglulu [1] = { .cluster_addr = MCUCFG_MP2_SPARK2LDO }, 231*91f16700Schasinglulu }; 232*91f16700Schasinglulu 233*91f16700Schasinglulu #endif /* MTSPMC_PRIVATE_H */ 234