1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (c) 2019, ARM Limited and Contributors. All rights reserved. 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu */ 6*91f16700Schasinglulu 7*91f16700Schasinglulu #include <common/debug.h> 8*91f16700Schasinglulu #include <lib/mmio.h> 9*91f16700Schasinglulu #include <platform_def.h> 10*91f16700Schasinglulu #include <spm.h> 11*91f16700Schasinglulu #include <spm_pmic_wrap.h> 12*91f16700Schasinglulu #include <lib/libc/string.h> 13*91f16700Schasinglulu 14*91f16700Schasinglulu #define SLEEP_REG_MD_SPM_DVFS_CMD20 (SLEEP_REG_MD_BASE + 0x010) 15*91f16700Schasinglulu #define SLEEP_REG_MD_SPM_DVFS_CMD21 (SLEEP_REG_MD_BASE + 0x014) 16*91f16700Schasinglulu #define SLEEP_REG_MD_SPM_DVFS_CMD22 (SLEEP_REG_MD_BASE + 0x018) 17*91f16700Schasinglulu #define SLEEP_REG_MD_SPM_DVFS_CMD23 (SLEEP_REG_MD_BASE + 0x01C) 18*91f16700Schasinglulu 19*91f16700Schasinglulu /* PMIC_WRAP -> PMIC MT6358 */ 20*91f16700Schasinglulu #define VCORE_BASE_UV 50000 21*91f16700Schasinglulu #define VOLT_TO_PMIC_VAL(volt) (((volt) - VCORE_BASE_UV + 625 - 1) / 625) 22*91f16700Schasinglulu #define PMIC_VAL_TO_VOLT(pmic) (((pmic) * 625) + VCORE_BASE_UV) 23*91f16700Schasinglulu 24*91f16700Schasinglulu #define DEFAULT_VOLT_VSRAM (100000) 25*91f16700Schasinglulu #define DEFAULT_VOLT_VCORE (100000) 26*91f16700Schasinglulu #define NR_PMIC_WRAP_CMD (NR_IDX_ALL) 27*91f16700Schasinglulu #define MAX_RETRY_COUNT (100) 28*91f16700Schasinglulu #define SPM_DATA_SHIFT (16) 29*91f16700Schasinglulu 30*91f16700Schasinglulu #define BUCK_VCORE_ELR0 0x14AA 31*91f16700Schasinglulu #define BUCK_VPROC12_CON0 0x1408 32*91f16700Schasinglulu #define BUCK_VPROC11_CON0 0x1388 33*91f16700Schasinglulu #define TOP_SPI_CON0 0x044C 34*91f16700Schasinglulu #define LDO_VSRAM_PROC12_CON0 0x1B88 35*91f16700Schasinglulu #define LDO_VSRAM_PROC11_CON0 0x1B46 36*91f16700Schasinglulu #define BUCK_VMODEM_ELR0 0x15A6 37*91f16700Schasinglulu 38*91f16700Schasinglulu struct pmic_wrap_cmd { 39*91f16700Schasinglulu unsigned long cmd_addr; 40*91f16700Schasinglulu unsigned long cmd_wdata; 41*91f16700Schasinglulu }; 42*91f16700Schasinglulu 43*91f16700Schasinglulu struct pmic_wrap_setting { 44*91f16700Schasinglulu enum pmic_wrap_phase_id phase; 45*91f16700Schasinglulu struct pmic_wrap_cmd addr[NR_PMIC_WRAP_CMD]; 46*91f16700Schasinglulu struct { 47*91f16700Schasinglulu struct { 48*91f16700Schasinglulu unsigned long cmd_addr; 49*91f16700Schasinglulu unsigned long cmd_wdata; 50*91f16700Schasinglulu } _[NR_PMIC_WRAP_CMD]; 51*91f16700Schasinglulu const int nr_idx; 52*91f16700Schasinglulu } set[NR_PMIC_WRAP_PHASE]; 53*91f16700Schasinglulu }; 54*91f16700Schasinglulu 55*91f16700Schasinglulu static struct pmic_wrap_setting pw = { 56*91f16700Schasinglulu .phase = NR_PMIC_WRAP_PHASE, 57*91f16700Schasinglulu .addr = {{0, 0} }, 58*91f16700Schasinglulu .set[PMIC_WRAP_PHASE_ALLINONE] = { 59*91f16700Schasinglulu ._[CMD_0] = {BUCK_VCORE_ELR0, VOLT_TO_PMIC_VAL(70000),}, 60*91f16700Schasinglulu ._[CMD_1] = {BUCK_VCORE_ELR0, VOLT_TO_PMIC_VAL(80000),}, 61*91f16700Schasinglulu ._[CMD_2] = {BUCK_VPROC12_CON0, 0x3,}, 62*91f16700Schasinglulu ._[CMD_3] = {BUCK_VPROC12_CON0, 0x1,}, 63*91f16700Schasinglulu ._[CMD_4] = {BUCK_VPROC11_CON0, 0x3,}, 64*91f16700Schasinglulu ._[CMD_5] = {BUCK_VPROC11_CON0, 0x1,}, 65*91f16700Schasinglulu ._[CMD_6] = {TOP_SPI_CON0, 0x1,}, 66*91f16700Schasinglulu ._[CMD_7] = {TOP_SPI_CON0, 0x0,}, 67*91f16700Schasinglulu ._[CMD_8] = {BUCK_VPROC12_CON0, 0x0,}, 68*91f16700Schasinglulu ._[CMD_9] = {BUCK_VPROC12_CON0, 0x1,}, 69*91f16700Schasinglulu ._[CMD_10] = {BUCK_VPROC11_CON0, 0x0,}, 70*91f16700Schasinglulu ._[CMD_11] = {BUCK_VPROC11_CON0, 0x1,}, 71*91f16700Schasinglulu ._[CMD_12] = {LDO_VSRAM_PROC12_CON0, 0x0,}, 72*91f16700Schasinglulu ._[CMD_13] = {LDO_VSRAM_PROC12_CON0, 0x1,}, 73*91f16700Schasinglulu ._[CMD_14] = {LDO_VSRAM_PROC11_CON0, 0x0,}, 74*91f16700Schasinglulu ._[CMD_15] = {LDO_VSRAM_PROC11_CON0, 0x1,}, 75*91f16700Schasinglulu ._[CMD_20] = {BUCK_VMODEM_ELR0, VOLT_TO_PMIC_VAL(55000),}, 76*91f16700Schasinglulu ._[CMD_21] = {BUCK_VCORE_ELR0, VOLT_TO_PMIC_VAL(60000),}, 77*91f16700Schasinglulu ._[CMD_22] = {LDO_VSRAM_PROC11_CON0, 0x3,}, 78*91f16700Schasinglulu ._[CMD_23] = {LDO_VSRAM_PROC11_CON0, 0x1,}, 79*91f16700Schasinglulu .nr_idx = NR_IDX_ALL 80*91f16700Schasinglulu } 81*91f16700Schasinglulu }; 82*91f16700Schasinglulu 83*91f16700Schasinglulu void _mt_spm_pmic_table_init(void) 84*91f16700Schasinglulu { 85*91f16700Schasinglulu struct pmic_wrap_cmd pwrap_cmd_default[NR_PMIC_WRAP_CMD] = { 86*91f16700Schasinglulu {(uint32_t)SPM_DVFS_CMD0, (uint32_t)SPM_DVFS_CMD0,}, 87*91f16700Schasinglulu {(uint32_t)SPM_DVFS_CMD1, (uint32_t)SPM_DVFS_CMD1,}, 88*91f16700Schasinglulu {(uint32_t)SPM_DVFS_CMD2, (uint32_t)SPM_DVFS_CMD2,}, 89*91f16700Schasinglulu {(uint32_t)SPM_DVFS_CMD3, (uint32_t)SPM_DVFS_CMD3,}, 90*91f16700Schasinglulu {(uint32_t)SPM_DVFS_CMD4, (uint32_t)SPM_DVFS_CMD4,}, 91*91f16700Schasinglulu {(uint32_t)SPM_DVFS_CMD5, (uint32_t)SPM_DVFS_CMD5,}, 92*91f16700Schasinglulu {(uint32_t)SPM_DVFS_CMD6, (uint32_t)SPM_DVFS_CMD6,}, 93*91f16700Schasinglulu {(uint32_t)SPM_DVFS_CMD7, (uint32_t)SPM_DVFS_CMD7,}, 94*91f16700Schasinglulu {(uint32_t)SPM_DVFS_CMD8, (uint32_t)SPM_DVFS_CMD8,}, 95*91f16700Schasinglulu {(uint32_t)SPM_DVFS_CMD9, (uint32_t)SPM_DVFS_CMD9,}, 96*91f16700Schasinglulu {(uint32_t)SPM_DVFS_CMD10, (uint32_t)SPM_DVFS_CMD10,}, 97*91f16700Schasinglulu {(uint32_t)SPM_DVFS_CMD11, (uint32_t)SPM_DVFS_CMD11,}, 98*91f16700Schasinglulu {(uint32_t)SPM_DVFS_CMD12, (uint32_t)SPM_DVFS_CMD12,}, 99*91f16700Schasinglulu {(uint32_t)SPM_DVFS_CMD13, (uint32_t)SPM_DVFS_CMD13,}, 100*91f16700Schasinglulu {(uint32_t)SPM_DVFS_CMD14, (uint32_t)SPM_DVFS_CMD14,}, 101*91f16700Schasinglulu {(uint32_t)SPM_DVFS_CMD15, (uint32_t)SPM_DVFS_CMD15,}, 102*91f16700Schasinglulu {(uint32_t)SLEEP_REG_MD_SPM_DVFS_CMD20, 103*91f16700Schasinglulu (uint32_t)SLEEP_REG_MD_SPM_DVFS_CMD20,}, 104*91f16700Schasinglulu {(uint32_t)SLEEP_REG_MD_SPM_DVFS_CMD21, 105*91f16700Schasinglulu (uint32_t)SLEEP_REG_MD_SPM_DVFS_CMD21,}, 106*91f16700Schasinglulu {(uint32_t)SLEEP_REG_MD_SPM_DVFS_CMD22, 107*91f16700Schasinglulu (uint32_t)SLEEP_REG_MD_SPM_DVFS_CMD22,}, 108*91f16700Schasinglulu {(uint32_t)SLEEP_REG_MD_SPM_DVFS_CMD23, 109*91f16700Schasinglulu (uint32_t)SLEEP_REG_MD_SPM_DVFS_CMD23,} 110*91f16700Schasinglulu }; 111*91f16700Schasinglulu 112*91f16700Schasinglulu memcpy(pw.addr, pwrap_cmd_default, sizeof(pwrap_cmd_default)); 113*91f16700Schasinglulu } 114*91f16700Schasinglulu 115*91f16700Schasinglulu void mt_spm_pmic_wrap_set_phase(enum pmic_wrap_phase_id phase) 116*91f16700Schasinglulu { 117*91f16700Schasinglulu uint32_t idx, addr, data; 118*91f16700Schasinglulu 119*91f16700Schasinglulu if (phase >= NR_PMIC_WRAP_PHASE) 120*91f16700Schasinglulu return; 121*91f16700Schasinglulu 122*91f16700Schasinglulu if (pw.phase == phase) 123*91f16700Schasinglulu return; 124*91f16700Schasinglulu 125*91f16700Schasinglulu if (pw.addr[0].cmd_addr == 0) 126*91f16700Schasinglulu _mt_spm_pmic_table_init(); 127*91f16700Schasinglulu 128*91f16700Schasinglulu pw.phase = phase; 129*91f16700Schasinglulu 130*91f16700Schasinglulu mmio_write_32(POWERON_CONFIG_EN, SPM_REGWR_CFG_KEY | 131*91f16700Schasinglulu BCLK_CG_EN_LSB | MD_BCLK_CG_EN_LSB); 132*91f16700Schasinglulu for (idx = 0; idx < pw.set[phase].nr_idx; idx++) { 133*91f16700Schasinglulu addr = pw.set[phase]._[idx].cmd_addr << SPM_DATA_SHIFT; 134*91f16700Schasinglulu data = pw.set[phase]._[idx].cmd_wdata; 135*91f16700Schasinglulu mmio_write_32(pw.addr[idx].cmd_addr, addr | data); 136*91f16700Schasinglulu } 137*91f16700Schasinglulu } 138*91f16700Schasinglulu 139*91f16700Schasinglulu void mt_spm_pmic_wrap_set_cmd(enum pmic_wrap_phase_id phase, uint32_t idx, 140*91f16700Schasinglulu uint32_t cmd_wdata) 141*91f16700Schasinglulu { 142*91f16700Schasinglulu uint32_t addr; 143*91f16700Schasinglulu 144*91f16700Schasinglulu if (phase >= NR_PMIC_WRAP_PHASE) 145*91f16700Schasinglulu return; 146*91f16700Schasinglulu 147*91f16700Schasinglulu if (idx >= pw.set[phase].nr_idx) 148*91f16700Schasinglulu return; 149*91f16700Schasinglulu 150*91f16700Schasinglulu pw.set[phase]._[idx].cmd_wdata = cmd_wdata; 151*91f16700Schasinglulu 152*91f16700Schasinglulu mmio_write_32(POWERON_CONFIG_EN, SPM_REGWR_CFG_KEY | 153*91f16700Schasinglulu BCLK_CG_EN_LSB | MD_BCLK_CG_EN_LSB); 154*91f16700Schasinglulu if (pw.phase == phase) { 155*91f16700Schasinglulu addr = pw.set[phase]._[idx].cmd_addr << SPM_DATA_SHIFT; 156*91f16700Schasinglulu mmio_write_32(pw.addr[idx].cmd_addr, addr | cmd_wdata); 157*91f16700Schasinglulu } 158*91f16700Schasinglulu } 159*91f16700Schasinglulu 160*91f16700Schasinglulu uint64_t mt_spm_pmic_wrap_get_cmd(enum pmic_wrap_phase_id phase, uint32_t idx) 161*91f16700Schasinglulu { 162*91f16700Schasinglulu if (phase >= NR_PMIC_WRAP_PHASE) 163*91f16700Schasinglulu return 0; 164*91f16700Schasinglulu 165*91f16700Schasinglulu if (idx >= pw.set[phase].nr_idx) 166*91f16700Schasinglulu return 0; 167*91f16700Schasinglulu 168*91f16700Schasinglulu return pw.set[phase]._[idx].cmd_wdata; 169*91f16700Schasinglulu } 170*91f16700Schasinglulu 171