1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (c) 2019, ARM Limited and Contributors. All rights reserved. 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu */ 6*91f16700Schasinglulu #include <lib/bakery_lock.h> 7*91f16700Schasinglulu #include <common/debug.h> 8*91f16700Schasinglulu #include <drivers/delay_timer.h> 9*91f16700Schasinglulu #include <lib/mmio.h> 10*91f16700Schasinglulu #include <spm.h> 11*91f16700Schasinglulu #include <spm_pmic_wrap.h> 12*91f16700Schasinglulu 13*91f16700Schasinglulu DEFINE_BAKERY_LOCK(spm_lock); 14*91f16700Schasinglulu 15*91f16700Schasinglulu /* SPM_DVS_LEVEL */ 16*91f16700Schasinglulu #define SPM_VMODEM_LEVEL_MASK (0xff << 16) 17*91f16700Schasinglulu #define SPM_VMODEM_LEVEL (1U << 18) 18*91f16700Schasinglulu #define SPM_VCORE_LEVEL_MASK (0xff) 19*91f16700Schasinglulu #define SPM_VCORE_LEVEL (1U << 1) 20*91f16700Schasinglulu 21*91f16700Schasinglulu /* CLK_SCP_CFG_0 */ 22*91f16700Schasinglulu #define SPM_CK_OFF_CONTROL (0x3FF) 23*91f16700Schasinglulu 24*91f16700Schasinglulu /* CLK_SCP_CFG_1 */ 25*91f16700Schasinglulu #define SPM_AXI_26M_SEL (0x1) 26*91f16700Schasinglulu 27*91f16700Schasinglulu /* AP_PLL_CON3 */ 28*91f16700Schasinglulu #define SPM_PLL_CONTROL (0x7FAAAAF) 29*91f16700Schasinglulu 30*91f16700Schasinglulu /* AP_PLL_CON4 */ 31*91f16700Schasinglulu #define SPM_PLL_OUT_OFF_CONTROL (0xFA0A) 32*91f16700Schasinglulu 33*91f16700Schasinglulu /* AP_PLL_CON6 */ 34*91f16700Schasinglulu #define PLL_DLY (0x20000) 35*91f16700Schasinglulu 36*91f16700Schasinglulu const char *wakeup_src_str[32] = { 37*91f16700Schasinglulu [0] = "R12_PCM_TIMER", 38*91f16700Schasinglulu [1] = "R12_SSPM_WDT_EVENT_B", 39*91f16700Schasinglulu [2] = "R12_KP_IRQ_B", 40*91f16700Schasinglulu [3] = "R12_APWDT_EVENT_B", 41*91f16700Schasinglulu [4] = "R12_APXGPT1_EVENT_B", 42*91f16700Schasinglulu [5] = "R12_CONN2AP_SPM_WAKEUP_B", 43*91f16700Schasinglulu [6] = "R12_EINT_EVENT_B", 44*91f16700Schasinglulu [7] = "R12_CONN_WDT_IRQ_B", 45*91f16700Schasinglulu [8] = "R12_CCIF0_EVENT_B", 46*91f16700Schasinglulu [9] = "R12_LOWBATTERY_IRQ_B", 47*91f16700Schasinglulu [10] = "R12_SSPM_SPM_IRQ_B", 48*91f16700Schasinglulu [11] = "R12_SCP_SPM_IRQ_B", 49*91f16700Schasinglulu [12] = "R12_SCP_WDT_EVENT_B", 50*91f16700Schasinglulu [13] = "R12_PCM_WDT_WAKEUP_B", 51*91f16700Schasinglulu [14] = "R12_USB_CDSC_B ", 52*91f16700Schasinglulu [15] = "R12_USB_POWERDWN_B", 53*91f16700Schasinglulu [16] = "R12_SYS_TIMER_EVENT_B", 54*91f16700Schasinglulu [17] = "R12_EINT_EVENT_SECURE_B", 55*91f16700Schasinglulu [18] = "R12_CCIF1_EVENT_B", 56*91f16700Schasinglulu [19] = "R12_UART0_IRQ_B", 57*91f16700Schasinglulu [20] = "R12_AFE_IRQ_MCU_B", 58*91f16700Schasinglulu [21] = "R12_THERM_CTRL_EVENT_B", 59*91f16700Schasinglulu [22] = "R12_SYS_CIRQ_IRQ_B", 60*91f16700Schasinglulu [23] = "R12_MD2AP_PEER_EVENT_B", 61*91f16700Schasinglulu [24] = "R12_CSYSPWREQ_B", 62*91f16700Schasinglulu [25] = "R12_MD1_WDT_B ", 63*91f16700Schasinglulu [26] = "R12_CLDMA_EVENT_B", 64*91f16700Schasinglulu [27] = "R12_SEJ_WDT_GPT_B", 65*91f16700Schasinglulu [28] = "R12_ALL_SSPM_WAKEUP_B", 66*91f16700Schasinglulu [29] = "R12_CPU_IRQ_B", 67*91f16700Schasinglulu [30] = "R12_CPU_WFI_AND_B" 68*91f16700Schasinglulu }; 69*91f16700Schasinglulu 70*91f16700Schasinglulu const char *spm_get_firmware_version(void) 71*91f16700Schasinglulu { 72*91f16700Schasinglulu return "DYNAMIC_SPM_FW_VERSION"; 73*91f16700Schasinglulu } 74*91f16700Schasinglulu 75*91f16700Schasinglulu void spm_lock_init(void) 76*91f16700Schasinglulu { 77*91f16700Schasinglulu bakery_lock_init(&spm_lock); 78*91f16700Schasinglulu } 79*91f16700Schasinglulu 80*91f16700Schasinglulu void spm_lock_get(void) 81*91f16700Schasinglulu { 82*91f16700Schasinglulu bakery_lock_get(&spm_lock); 83*91f16700Schasinglulu } 84*91f16700Schasinglulu 85*91f16700Schasinglulu void spm_lock_release(void) 86*91f16700Schasinglulu { 87*91f16700Schasinglulu bakery_lock_release(&spm_lock); 88*91f16700Schasinglulu } 89*91f16700Schasinglulu 90*91f16700Schasinglulu void spm_set_bootaddr(unsigned long bootaddr) 91*91f16700Schasinglulu { 92*91f16700Schasinglulu /* initialize core4~7 boot entry address */ 93*91f16700Schasinglulu mmio_write_32(SW2SPM_MAILBOX_3, bootaddr); 94*91f16700Schasinglulu } 95*91f16700Schasinglulu 96*91f16700Schasinglulu void spm_set_cpu_status(int cpu) 97*91f16700Schasinglulu { 98*91f16700Schasinglulu if (cpu >= 0 && cpu < 4) { 99*91f16700Schasinglulu mmio_write_32(ROOT_CPUTOP_ADDR, 0x10006204); 100*91f16700Schasinglulu mmio_write_32(ROOT_CORE_ADDR, 0x10006208 + (cpu * 0x4)); 101*91f16700Schasinglulu } else if (cpu >= 4 && cpu < 8) { 102*91f16700Schasinglulu mmio_write_32(ROOT_CPUTOP_ADDR, 0x10006218); 103*91f16700Schasinglulu mmio_write_32(ROOT_CORE_ADDR, 0x1000621c + ((cpu - 4) * 0x4)); 104*91f16700Schasinglulu } else { 105*91f16700Schasinglulu ERROR("%s: error cpu number %d\n", __func__, cpu); 106*91f16700Schasinglulu } 107*91f16700Schasinglulu } 108*91f16700Schasinglulu 109*91f16700Schasinglulu void spm_set_power_control(const struct pwr_ctrl *pwrctrl) 110*91f16700Schasinglulu { 111*91f16700Schasinglulu mmio_write_32(SPM_AP_STANDBY_CON, 112*91f16700Schasinglulu ((pwrctrl->wfi_op & 0x1) << 0) | 113*91f16700Schasinglulu ((pwrctrl->mp0_cputop_idle_mask & 0x1) << 1) | 114*91f16700Schasinglulu ((pwrctrl->mp1_cputop_idle_mask & 0x1) << 2) | 115*91f16700Schasinglulu ((pwrctrl->mcusys_idle_mask & 0x1) << 4) | 116*91f16700Schasinglulu ((pwrctrl->mm_mask_b & 0x3) << 16) | 117*91f16700Schasinglulu ((pwrctrl->md_ddr_en_0_dbc_en & 0x1) << 18) | 118*91f16700Schasinglulu ((pwrctrl->md_ddr_en_1_dbc_en & 0x1) << 19) | 119*91f16700Schasinglulu ((pwrctrl->md_mask_b & 0x3) << 20) | 120*91f16700Schasinglulu ((pwrctrl->sspm_mask_b & 0x1) << 22) | 121*91f16700Schasinglulu ((pwrctrl->scp_mask_b & 0x1) << 23) | 122*91f16700Schasinglulu ((pwrctrl->srcclkeni_mask_b & 0x1) << 24) | 123*91f16700Schasinglulu ((pwrctrl->md_apsrc_1_sel & 0x1) << 25) | 124*91f16700Schasinglulu ((pwrctrl->md_apsrc_0_sel & 0x1) << 26) | 125*91f16700Schasinglulu ((pwrctrl->conn_ddr_en_dbc_en & 0x1) << 27) | 126*91f16700Schasinglulu ((pwrctrl->conn_mask_b & 0x1) << 28) | 127*91f16700Schasinglulu ((pwrctrl->conn_apsrc_sel & 0x1) << 29)); 128*91f16700Schasinglulu 129*91f16700Schasinglulu mmio_write_32(SPM_SRC_REQ, 130*91f16700Schasinglulu ((pwrctrl->spm_apsrc_req & 0x1) << 0) | 131*91f16700Schasinglulu ((pwrctrl->spm_f26m_req & 0x1) << 1) | 132*91f16700Schasinglulu ((pwrctrl->spm_infra_req & 0x1) << 3) | 133*91f16700Schasinglulu ((pwrctrl->spm_vrf18_req & 0x1) << 4) | 134*91f16700Schasinglulu ((pwrctrl->spm_ddren_req & 0x1) << 7) | 135*91f16700Schasinglulu ((pwrctrl->spm_rsv_src_req & 0x7) << 8) | 136*91f16700Schasinglulu ((pwrctrl->spm_ddren_2_req & 0x1) << 11) | 137*91f16700Schasinglulu ((pwrctrl->cpu_md_dvfs_sop_force_on & 0x1) << 16)); 138*91f16700Schasinglulu 139*91f16700Schasinglulu mmio_write_32(SPM_SRC_MASK, 140*91f16700Schasinglulu ((pwrctrl->csyspwreq_mask & 0x1) << 0) | 141*91f16700Schasinglulu ((pwrctrl->ccif0_md_event_mask_b & 0x1) << 1) | 142*91f16700Schasinglulu ((pwrctrl->ccif0_ap_event_mask_b & 0x1) << 2) | 143*91f16700Schasinglulu ((pwrctrl->ccif1_md_event_mask_b & 0x1) << 3) | 144*91f16700Schasinglulu ((pwrctrl->ccif1_ap_event_mask_b & 0x1) << 4) | 145*91f16700Schasinglulu ((pwrctrl->ccif2_md_event_mask_b & 0x1) << 5) | 146*91f16700Schasinglulu ((pwrctrl->ccif2_ap_event_mask_b & 0x1) << 6) | 147*91f16700Schasinglulu ((pwrctrl->ccif3_md_event_mask_b & 0x1) << 7) | 148*91f16700Schasinglulu ((pwrctrl->ccif3_ap_event_mask_b & 0x1) << 8) | 149*91f16700Schasinglulu ((pwrctrl->md_srcclkena_0_infra_mask_b & 0x1) << 9) | 150*91f16700Schasinglulu ((pwrctrl->md_srcclkena_1_infra_mask_b & 0x1) << 10) | 151*91f16700Schasinglulu ((pwrctrl->conn_srcclkena_infra_mask_b & 0x1) << 11) | 152*91f16700Schasinglulu ((pwrctrl->ufs_infra_req_mask_b & 0x1) << 12) | 153*91f16700Schasinglulu ((pwrctrl->srcclkeni_infra_mask_b & 0x1) << 13) | 154*91f16700Schasinglulu ((pwrctrl->md_apsrc_req_0_infra_mask_b & 0x1) << 14) | 155*91f16700Schasinglulu ((pwrctrl->md_apsrc_req_1_infra_mask_b & 0x1) << 15) | 156*91f16700Schasinglulu ((pwrctrl->conn_apsrcreq_infra_mask_b & 0x1) << 16) | 157*91f16700Schasinglulu ((pwrctrl->ufs_srcclkena_mask_b & 0x1) << 17) | 158*91f16700Schasinglulu ((pwrctrl->md_vrf18_req_0_mask_b & 0x1) << 18) | 159*91f16700Schasinglulu ((pwrctrl->md_vrf18_req_1_mask_b & 0x1) << 19) | 160*91f16700Schasinglulu ((pwrctrl->ufs_vrf18_req_mask_b & 0x1) << 20) | 161*91f16700Schasinglulu ((pwrctrl->gce_vrf18_req_mask_b & 0x1) << 21) | 162*91f16700Schasinglulu ((pwrctrl->conn_infra_req_mask_b & 0x1) << 22) | 163*91f16700Schasinglulu ((pwrctrl->gce_apsrc_req_mask_b & 0x1) << 23) | 164*91f16700Schasinglulu ((pwrctrl->disp0_apsrc_req_mask_b & 0x1) << 24) | 165*91f16700Schasinglulu ((pwrctrl->disp1_apsrc_req_mask_b & 0x1) << 25) | 166*91f16700Schasinglulu ((pwrctrl->mfg_req_mask_b & 0x1) << 26) | 167*91f16700Schasinglulu ((pwrctrl->vdec_req_mask_b & 0x1) << 27)); 168*91f16700Schasinglulu 169*91f16700Schasinglulu mmio_write_32(SPM_SRC2_MASK, 170*91f16700Schasinglulu ((pwrctrl->md_ddr_en_0_mask_b & 0x1) << 0) | 171*91f16700Schasinglulu ((pwrctrl->md_ddr_en_1_mask_b & 0x1) << 1) | 172*91f16700Schasinglulu ((pwrctrl->conn_ddr_en_mask_b & 0x1) << 2) | 173*91f16700Schasinglulu ((pwrctrl->ddren_sspm_apsrc_req_mask_b & 0x1) << 3) | 174*91f16700Schasinglulu ((pwrctrl->ddren_scp_apsrc_req_mask_b & 0x1) << 4) | 175*91f16700Schasinglulu ((pwrctrl->disp0_ddren_mask_b & 0x1) << 5) | 176*91f16700Schasinglulu ((pwrctrl->disp1_ddren_mask_b & 0x1) << 6) | 177*91f16700Schasinglulu ((pwrctrl->gce_ddren_mask_b & 0x1) << 7) | 178*91f16700Schasinglulu ((pwrctrl->ddren_emi_self_refresh_ch0_mask_b & 0x1) 179*91f16700Schasinglulu << 8) | 180*91f16700Schasinglulu ((pwrctrl->ddren_emi_self_refresh_ch1_mask_b & 0x1) 181*91f16700Schasinglulu << 9)); 182*91f16700Schasinglulu 183*91f16700Schasinglulu mmio_write_32(SPM_WAKEUP_EVENT_MASK, 184*91f16700Schasinglulu ((pwrctrl->spm_wakeup_event_mask & 0xffffffff) << 0)); 185*91f16700Schasinglulu 186*91f16700Schasinglulu mmio_write_32(SPM_WAKEUP_EVENT_EXT_MASK, 187*91f16700Schasinglulu ((pwrctrl->spm_wakeup_event_ext_mask & 0xffffffff) 188*91f16700Schasinglulu << 0)); 189*91f16700Schasinglulu 190*91f16700Schasinglulu mmio_write_32(SPM_SRC3_MASK, 191*91f16700Schasinglulu ((pwrctrl->md_ddr_en_2_0_mask_b & 0x1) << 0) | 192*91f16700Schasinglulu ((pwrctrl->md_ddr_en_2_1_mask_b & 0x1) << 1) | 193*91f16700Schasinglulu ((pwrctrl->conn_ddr_en_2_mask_b & 0x1) << 2) | 194*91f16700Schasinglulu ((pwrctrl->ddren2_sspm_apsrc_req_mask_b & 0x1) << 3) | 195*91f16700Schasinglulu ((pwrctrl->ddren2_scp_apsrc_req_mask_b & 0x1) << 4) | 196*91f16700Schasinglulu ((pwrctrl->disp0_ddren2_mask_b & 0x1) << 5) | 197*91f16700Schasinglulu ((pwrctrl->disp1_ddren2_mask_b & 0x1) << 6) | 198*91f16700Schasinglulu ((pwrctrl->gce_ddren2_mask_b & 0x1) << 7) | 199*91f16700Schasinglulu ((pwrctrl->ddren2_emi_self_refresh_ch0_mask_b & 0x1) 200*91f16700Schasinglulu << 8) | 201*91f16700Schasinglulu ((pwrctrl->ddren2_emi_self_refresh_ch1_mask_b & 0x1) 202*91f16700Schasinglulu << 9)); 203*91f16700Schasinglulu 204*91f16700Schasinglulu mmio_write_32(MP0_CPU0_WFI_EN, 205*91f16700Schasinglulu ((pwrctrl->mp0_cpu0_wfi_en & 0x1) << 0)); 206*91f16700Schasinglulu mmio_write_32(MP0_CPU1_WFI_EN, 207*91f16700Schasinglulu ((pwrctrl->mp0_cpu1_wfi_en & 0x1) << 0)); 208*91f16700Schasinglulu mmio_write_32(MP0_CPU2_WFI_EN, 209*91f16700Schasinglulu ((pwrctrl->mp0_cpu2_wfi_en & 0x1) << 0)); 210*91f16700Schasinglulu mmio_write_32(MP0_CPU3_WFI_EN, 211*91f16700Schasinglulu ((pwrctrl->mp0_cpu3_wfi_en & 0x1) << 0)); 212*91f16700Schasinglulu 213*91f16700Schasinglulu mmio_write_32(MP1_CPU0_WFI_EN, 214*91f16700Schasinglulu ((pwrctrl->mp1_cpu0_wfi_en & 0x1) << 0)); 215*91f16700Schasinglulu mmio_write_32(MP1_CPU1_WFI_EN, 216*91f16700Schasinglulu ((pwrctrl->mp1_cpu1_wfi_en & 0x1) << 0)); 217*91f16700Schasinglulu mmio_write_32(MP1_CPU2_WFI_EN, 218*91f16700Schasinglulu ((pwrctrl->mp1_cpu2_wfi_en & 0x1) << 0)); 219*91f16700Schasinglulu mmio_write_32(MP1_CPU3_WFI_EN, 220*91f16700Schasinglulu ((pwrctrl->mp1_cpu3_wfi_en & 0x1) << 0)); 221*91f16700Schasinglulu } 222*91f16700Schasinglulu 223*91f16700Schasinglulu void spm_disable_pcm_timer(void) 224*91f16700Schasinglulu { 225*91f16700Schasinglulu mmio_clrsetbits_32(PCM_CON1, PCM_TIMER_EN_LSB, SPM_REGWR_CFG_KEY); 226*91f16700Schasinglulu } 227*91f16700Schasinglulu 228*91f16700Schasinglulu void spm_set_wakeup_event(const struct pwr_ctrl *pwrctrl) 229*91f16700Schasinglulu { 230*91f16700Schasinglulu uint32_t val, mask, isr; 231*91f16700Schasinglulu 232*91f16700Schasinglulu val = pwrctrl->timer_val ? pwrctrl->timer_val : PCM_TIMER_MAX; 233*91f16700Schasinglulu mmio_write_32(PCM_TIMER_VAL, val); 234*91f16700Schasinglulu mmio_setbits_32(PCM_CON1, SPM_REGWR_CFG_KEY | PCM_TIMER_EN_LSB); 235*91f16700Schasinglulu 236*91f16700Schasinglulu mask = pwrctrl->wake_src; 237*91f16700Schasinglulu 238*91f16700Schasinglulu if (pwrctrl->csyspwreq_mask) 239*91f16700Schasinglulu mask &= ~WAKE_SRC_R12_CSYSPWREQ_B; 240*91f16700Schasinglulu 241*91f16700Schasinglulu mmio_write_32(SPM_WAKEUP_EVENT_MASK, ~mask); 242*91f16700Schasinglulu 243*91f16700Schasinglulu isr = mmio_read_32(SPM_IRQ_MASK) & SPM_TWAM_IRQ_MASK_LSB; 244*91f16700Schasinglulu mmio_write_32(SPM_IRQ_MASK, isr | ISRM_RET_IRQ_AUX); 245*91f16700Schasinglulu } 246*91f16700Schasinglulu 247*91f16700Schasinglulu void spm_set_pcm_flags(const struct pwr_ctrl *pwrctrl) 248*91f16700Schasinglulu { 249*91f16700Schasinglulu mmio_write_32(SPM_SW_FLAG, pwrctrl->pcm_flags); 250*91f16700Schasinglulu mmio_write_32(SPM_SW_RSV_2, pwrctrl->pcm_flags1); 251*91f16700Schasinglulu } 252*91f16700Schasinglulu 253*91f16700Schasinglulu void spm_set_pcm_wdt(int en) 254*91f16700Schasinglulu { 255*91f16700Schasinglulu if (en) { 256*91f16700Schasinglulu mmio_clrsetbits_32(PCM_CON1, PCM_WDT_WAKE_MODE_LSB, 257*91f16700Schasinglulu SPM_REGWR_CFG_KEY); 258*91f16700Schasinglulu 259*91f16700Schasinglulu if (mmio_read_32(PCM_TIMER_VAL) > PCM_TIMER_MAX) 260*91f16700Schasinglulu mmio_write_32(PCM_TIMER_VAL, PCM_TIMER_MAX); 261*91f16700Schasinglulu mmio_write_32(PCM_WDT_VAL, 262*91f16700Schasinglulu mmio_read_32(PCM_TIMER_VAL) + PCM_WDT_TIMEOUT); 263*91f16700Schasinglulu mmio_setbits_32(PCM_CON1, SPM_REGWR_CFG_KEY | PCM_WDT_EN_LSB); 264*91f16700Schasinglulu } else { 265*91f16700Schasinglulu mmio_clrsetbits_32(PCM_CON1, PCM_WDT_EN_LSB, 266*91f16700Schasinglulu SPM_REGWR_CFG_KEY); 267*91f16700Schasinglulu } 268*91f16700Schasinglulu } 269*91f16700Schasinglulu 270*91f16700Schasinglulu void spm_send_cpu_wakeup_event(void) 271*91f16700Schasinglulu { 272*91f16700Schasinglulu mmio_write_32(PCM_REG_DATA_INI, 0); 273*91f16700Schasinglulu mmio_write_32(SPM_CPU_WAKEUP_EVENT, 1); 274*91f16700Schasinglulu } 275*91f16700Schasinglulu 276*91f16700Schasinglulu void spm_get_wakeup_status(struct wake_status *wakesta) 277*91f16700Schasinglulu { 278*91f16700Schasinglulu wakesta->assert_pc = mmio_read_32(PCM_REG_DATA_INI); 279*91f16700Schasinglulu wakesta->r12 = mmio_read_32(SPM_SW_RSV_0); 280*91f16700Schasinglulu wakesta->r12_ext = mmio_read_32(PCM_REG12_EXT_DATA); 281*91f16700Schasinglulu wakesta->raw_sta = mmio_read_32(SPM_WAKEUP_STA); 282*91f16700Schasinglulu wakesta->raw_ext_sta = mmio_read_32(SPM_WAKEUP_EXT_STA); 283*91f16700Schasinglulu wakesta->wake_misc = mmio_read_32(SPM_BSI_D0_SR); 284*91f16700Schasinglulu wakesta->timer_out = mmio_read_32(SPM_BSI_D1_SR); 285*91f16700Schasinglulu wakesta->r13 = mmio_read_32(PCM_REG13_DATA); 286*91f16700Schasinglulu wakesta->idle_sta = mmio_read_32(SUBSYS_IDLE_STA); 287*91f16700Schasinglulu wakesta->req_sta = mmio_read_32(SRC_REQ_STA); 288*91f16700Schasinglulu wakesta->sw_flag = mmio_read_32(SPM_SW_FLAG); 289*91f16700Schasinglulu wakesta->sw_flag1 = mmio_read_32(SPM_SW_RSV_2); 290*91f16700Schasinglulu wakesta->r15 = mmio_read_32(PCM_REG15_DATA); 291*91f16700Schasinglulu wakesta->debug_flag = mmio_read_32(SPM_SW_DEBUG); 292*91f16700Schasinglulu wakesta->debug_flag1 = mmio_read_32(WDT_LATCH_SPARE0_FIX); 293*91f16700Schasinglulu wakesta->event_reg = mmio_read_32(SPM_BSI_D2_SR); 294*91f16700Schasinglulu wakesta->isr = mmio_read_32(SPM_IRQ_STA); 295*91f16700Schasinglulu } 296*91f16700Schasinglulu 297*91f16700Schasinglulu void spm_clean_after_wakeup(void) 298*91f16700Schasinglulu { 299*91f16700Schasinglulu mmio_write_32(SPM_SW_RSV_0, 300*91f16700Schasinglulu mmio_read_32(SPM_WAKEUP_STA) | 301*91f16700Schasinglulu mmio_read_32(SPM_SW_RSV_0)); 302*91f16700Schasinglulu mmio_write_32(SPM_CPU_WAKEUP_EVENT, 0); 303*91f16700Schasinglulu mmio_write_32(SPM_WAKEUP_EVENT_MASK, ~0); 304*91f16700Schasinglulu mmio_setbits_32(SPM_IRQ_MASK, ISRM_ALL_EXC_TWAM); 305*91f16700Schasinglulu mmio_write_32(SPM_IRQ_STA, ISRC_ALL_EXC_TWAM); 306*91f16700Schasinglulu mmio_write_32(SPM_SWINT_CLR, PCM_SW_INT_ALL); 307*91f16700Schasinglulu } 308*91f16700Schasinglulu 309*91f16700Schasinglulu void spm_output_wake_reason(struct wake_status *wakesta, const char *scenario) 310*91f16700Schasinglulu { 311*91f16700Schasinglulu uint32_t i; 312*91f16700Schasinglulu 313*91f16700Schasinglulu if (wakesta->assert_pc != 0) { 314*91f16700Schasinglulu INFO("%s: PCM ASSERT AT %u, ULPOSC_CON = 0x%x\n", 315*91f16700Schasinglulu scenario, wakesta->assert_pc, mmio_read_32(ULPOSC_CON)); 316*91f16700Schasinglulu goto spm_debug_flags; 317*91f16700Schasinglulu } 318*91f16700Schasinglulu 319*91f16700Schasinglulu for (i = 0; i <= 31; i++) { 320*91f16700Schasinglulu if (wakesta->r12 & (1U << i)) { 321*91f16700Schasinglulu INFO("%s: wake up by %s, timer_out = %u\n", 322*91f16700Schasinglulu scenario, wakeup_src_str[i], wakesta->timer_out); 323*91f16700Schasinglulu break; 324*91f16700Schasinglulu } 325*91f16700Schasinglulu } 326*91f16700Schasinglulu 327*91f16700Schasinglulu spm_debug_flags: 328*91f16700Schasinglulu INFO("r15 = 0x%x, r13 = 0x%x, debug_flag = 0x%x 0x%x\n", 329*91f16700Schasinglulu wakesta->r15, wakesta->r13, wakesta->debug_flag, 330*91f16700Schasinglulu wakesta->debug_flag1); 331*91f16700Schasinglulu INFO("sw_flag = 0x%x 0x%x, r12 = 0x%x, r12_ext = 0x%x\n", 332*91f16700Schasinglulu wakesta->sw_flag, wakesta->sw_flag1, wakesta->r12, 333*91f16700Schasinglulu wakesta->r12_ext); 334*91f16700Schasinglulu INFO("idle_sta = 0x%x, req_sta = 0x%x, event_reg = 0x%x\n", 335*91f16700Schasinglulu wakesta->idle_sta, wakesta->req_sta, wakesta->event_reg); 336*91f16700Schasinglulu INFO("isr = 0x%x, raw_sta = 0x%x, raw_ext_sta = 0x%x\n", 337*91f16700Schasinglulu wakesta->isr, wakesta->raw_sta, wakesta->raw_ext_sta); 338*91f16700Schasinglulu INFO("wake_misc = 0x%x\n", wakesta->wake_misc); 339*91f16700Schasinglulu } 340*91f16700Schasinglulu 341*91f16700Schasinglulu void spm_boot_init(void) 342*91f16700Schasinglulu { 343*91f16700Schasinglulu NOTICE("%s() start\n", __func__); 344*91f16700Schasinglulu 345*91f16700Schasinglulu spm_lock_init(); 346*91f16700Schasinglulu mt_spm_pmic_wrap_set_phase(PMIC_WRAP_PHASE_ALLINONE); 347*91f16700Schasinglulu 348*91f16700Schasinglulu /* Set Vmodem / Vcore DVS init level */ 349*91f16700Schasinglulu mmio_clrsetbits_32(SPM_DVS_LEVEL, 350*91f16700Schasinglulu SPM_VMODEM_LEVEL_MASK | SPM_VCORE_LEVEL_MASK, 351*91f16700Schasinglulu SPM_VMODEM_LEVEL | SPM_VCORE_LEVEL); 352*91f16700Schasinglulu 353*91f16700Schasinglulu /* switch ck_off/axi_26m control to SPM */ 354*91f16700Schasinglulu mmio_setbits_32(CLK_SCP_CFG_0, SPM_CK_OFF_CONTROL); 355*91f16700Schasinglulu mmio_setbits_32(CLK_SCP_CFG_1, SPM_AXI_26M_SEL); 356*91f16700Schasinglulu 357*91f16700Schasinglulu /* switch PLL/CLKSQ control to SPM */ 358*91f16700Schasinglulu mmio_clrbits_32(AP_PLL_CON3, SPM_PLL_CONTROL); 359*91f16700Schasinglulu mmio_clrbits_32(AP_PLL_CON4, SPM_PLL_OUT_OFF_CONTROL); 360*91f16700Schasinglulu mmio_clrbits_32(AP_PLL_CON6, PLL_DLY); 361*91f16700Schasinglulu 362*91f16700Schasinglulu NOTICE("%s() end\n", __func__); 363*91f16700Schasinglulu } 364