xref: /arm-trusted-firmware/plat/mediatek/mt8183/bl31_plat_setup.c (revision 91f16700b400a8c0651d24a598fc48ee2997a0d7)
1*91f16700Schasinglulu /*
2*91f16700Schasinglulu  * Copyright (c) 2019, MediaTek Inc. All rights reserved.
3*91f16700Schasinglulu  *
4*91f16700Schasinglulu  * SPDX-License-Identifier: BSD-3-Clause
5*91f16700Schasinglulu  */
6*91f16700Schasinglulu 
7*91f16700Schasinglulu #include <assert.h>
8*91f16700Schasinglulu #include <arch_helpers.h>
9*91f16700Schasinglulu #include <common/bl_common.h>
10*91f16700Schasinglulu #include <common/desc_image_load.h>
11*91f16700Schasinglulu #include <devapc.h>
12*91f16700Schasinglulu #include <emi_mpu.h>
13*91f16700Schasinglulu #include <plat/common/common_def.h>
14*91f16700Schasinglulu #include <drivers/console.h>
15*91f16700Schasinglulu #include <common/debug.h>
16*91f16700Schasinglulu #include <drivers/generic_delay_timer.h>
17*91f16700Schasinglulu #include <mcucfg.h>
18*91f16700Schasinglulu #include <mt_gic_v3.h>
19*91f16700Schasinglulu #include <mt_timer.h>
20*91f16700Schasinglulu #include <lib/coreboot.h>
21*91f16700Schasinglulu #include <lib/mmio.h>
22*91f16700Schasinglulu #include <mtk_mcdi.h>
23*91f16700Schasinglulu #include <mtk_plat_common.h>
24*91f16700Schasinglulu #include <mtspmc.h>
25*91f16700Schasinglulu #include <plat_debug.h>
26*91f16700Schasinglulu #include <plat_params.h>
27*91f16700Schasinglulu #include <plat_private.h>
28*91f16700Schasinglulu #include <platform_def.h>
29*91f16700Schasinglulu #include <scu.h>
30*91f16700Schasinglulu #include <spm.h>
31*91f16700Schasinglulu #include <drivers/ti/uart/uart_16550.h>
32*91f16700Schasinglulu 
33*91f16700Schasinglulu static entry_point_info_t bl32_ep_info;
34*91f16700Schasinglulu static entry_point_info_t bl33_ep_info;
35*91f16700Schasinglulu 
36*91f16700Schasinglulu static void platform_setup_cpu(void)
37*91f16700Schasinglulu {
38*91f16700Schasinglulu 	mmio_write_32((uintptr_t)&mt8183_mcucfg->mp0_rw_rsvd0, 0x00000001);
39*91f16700Schasinglulu 
40*91f16700Schasinglulu 	/* Mcusys dcm control */
41*91f16700Schasinglulu 	/* Enable pll plldiv dcm */
42*91f16700Schasinglulu 	mmio_setbits_32((uintptr_t)&mt8183_mcucfg->bus_pll_divider_cfg,
43*91f16700Schasinglulu 		BUS_PLLDIV_DCM);
44*91f16700Schasinglulu 	mmio_setbits_32((uintptr_t)&mt8183_mcucfg->mp0_pll_divider_cfg,
45*91f16700Schasinglulu 		MP0_PLLDIV_DCM);
46*91f16700Schasinglulu 	mmio_setbits_32((uintptr_t)&mt8183_mcucfg->mp2_pll_divider_cfg,
47*91f16700Schasinglulu 		MP2_PLLDIV_DCM);
48*91f16700Schasinglulu 	/* Enable mscib dcm  */
49*91f16700Schasinglulu 	mmio_clrsetbits_32((uintptr_t)&mt8183_mcucfg->mscib_dcm_en,
50*91f16700Schasinglulu 		MCSIB_CACTIVE_SEL_MASK, MCSIB_CACTIVE_SEL);
51*91f16700Schasinglulu 	mmio_clrsetbits_32((uintptr_t)&mt8183_mcucfg->mscib_dcm_en,
52*91f16700Schasinglulu 		MCSIB_DCM_MASK, MCSIB_DCM);
53*91f16700Schasinglulu 	/* Enable adb400 dcm */
54*91f16700Schasinglulu 	mmio_clrsetbits_32((uintptr_t)&mt8183_mcucfg->cci_adb400_dcm_config,
55*91f16700Schasinglulu 		CCI_ADB400_DCM_MASK, CCI_ADB400_DCM);
56*91f16700Schasinglulu 	/* Enable bus clock dcm */
57*91f16700Schasinglulu 	mmio_setbits_32((uintptr_t)&mt8183_mcucfg->cci_clk_ctrl,
58*91f16700Schasinglulu 		MCU_BUS_DCM);
59*91f16700Schasinglulu 	/* Enable bus fabric dcm */
60*91f16700Schasinglulu 	mmio_clrsetbits_32(
61*91f16700Schasinglulu 		(uintptr_t)&mt8183_mcucfg->mcusys_bus_fabric_dcm_ctrl,
62*91f16700Schasinglulu 		MCUSYS_BUS_FABRIC_DCM_MASK,
63*91f16700Schasinglulu 		MCUSYS_BUS_FABRIC_DCM);
64*91f16700Schasinglulu 	/* Enable l2c sram dcm */
65*91f16700Schasinglulu 	mmio_setbits_32((uintptr_t)&mt8183_mcucfg->l2c_sram_ctrl,
66*91f16700Schasinglulu 		L2C_SRAM_DCM);
67*91f16700Schasinglulu 	/* Enable busmp0 sync dcm */
68*91f16700Schasinglulu 	mmio_clrsetbits_32((uintptr_t)&mt8183_mcucfg->sync_dcm_config,
69*91f16700Schasinglulu 		SYNC_DCM_MASK, SYNC_DCM);
70*91f16700Schasinglulu 	/* Enable cntvalue dcm */
71*91f16700Schasinglulu 	mmio_setbits_32((uintptr_t)&mt8183_mcucfg->mcu_misc_dcm_ctrl,
72*91f16700Schasinglulu 		CNTVALUEB_DCM);
73*91f16700Schasinglulu 	/* Enable dcm cluster stall */
74*91f16700Schasinglulu 	mmio_clrsetbits_32(
75*91f16700Schasinglulu 		(uintptr_t)&mt8183_mcucfg->sync_dcm_cluster_config,
76*91f16700Schasinglulu 		MCUSYS_MAX_ACCESS_LATENCY_MASK,
77*91f16700Schasinglulu 		MCUSYS_MAX_ACCESS_LATENCY);
78*91f16700Schasinglulu 	mmio_setbits_32((uintptr_t)&mt8183_mcucfg->sync_dcm_cluster_config,
79*91f16700Schasinglulu 		MCU0_SYNC_DCM_STALL_WR_EN);
80*91f16700Schasinglulu 	/* Enable rgu dcm */
81*91f16700Schasinglulu 	mmio_setbits_32((uintptr_t)&mt8183_mcucfg->mp0_rgu_dcm_config,
82*91f16700Schasinglulu 		CPUSYS_RGU_DCM_CINFIG);
83*91f16700Schasinglulu }
84*91f16700Schasinglulu 
85*91f16700Schasinglulu /*******************************************************************************
86*91f16700Schasinglulu  * Return a pointer to the 'entry_point_info' structure of the next image for
87*91f16700Schasinglulu  * the security state specified. BL33 corresponds to the non-secure image type
88*91f16700Schasinglulu  * while BL32 corresponds to the secure image type. A NULL pointer is returned
89*91f16700Schasinglulu  * if the image does not exist.
90*91f16700Schasinglulu  ******************************************************************************/
91*91f16700Schasinglulu entry_point_info_t *bl31_plat_get_next_image_ep_info(uint32_t type)
92*91f16700Schasinglulu {
93*91f16700Schasinglulu 	entry_point_info_t *next_image_info;
94*91f16700Schasinglulu 
95*91f16700Schasinglulu 	next_image_info = (type == NON_SECURE) ? &bl33_ep_info : &bl32_ep_info;
96*91f16700Schasinglulu 	assert(next_image_info->h.type == PARAM_EP);
97*91f16700Schasinglulu 
98*91f16700Schasinglulu 	/* None of the images on this platform can have 0x0 as the entrypoint */
99*91f16700Schasinglulu 	if (next_image_info->pc)
100*91f16700Schasinglulu 		return next_image_info;
101*91f16700Schasinglulu 	else
102*91f16700Schasinglulu 		return NULL;
103*91f16700Schasinglulu }
104*91f16700Schasinglulu 
105*91f16700Schasinglulu /*******************************************************************************
106*91f16700Schasinglulu  * Perform any BL31 early platform setup. Here is an opportunity to copy
107*91f16700Schasinglulu  * parameters passed by the calling EL (S-EL1 in BL2 & S-EL3 in BL1) before they
108*91f16700Schasinglulu  * are lost (potentially). This needs to be done before the MMU is initialized
109*91f16700Schasinglulu  * so that the memory layout can be used while creating page tables.
110*91f16700Schasinglulu  * BL2 has flushed this information to memory, so we are guaranteed to pick up
111*91f16700Schasinglulu  * good data.
112*91f16700Schasinglulu  ******************************************************************************/
113*91f16700Schasinglulu void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
114*91f16700Schasinglulu 				u_register_t arg2, u_register_t arg3)
115*91f16700Schasinglulu {
116*91f16700Schasinglulu 	static console_t console;
117*91f16700Schasinglulu 
118*91f16700Schasinglulu 	params_early_setup(arg1);
119*91f16700Schasinglulu 
120*91f16700Schasinglulu #if COREBOOT
121*91f16700Schasinglulu 	if (coreboot_serial.type)
122*91f16700Schasinglulu 		console_16550_register(coreboot_serial.baseaddr,
123*91f16700Schasinglulu 				       coreboot_serial.input_hertz,
124*91f16700Schasinglulu 				       coreboot_serial.baud,
125*91f16700Schasinglulu 				       &console);
126*91f16700Schasinglulu #else
127*91f16700Schasinglulu 	console_16550_register(UART0_BASE, UART_CLOCK, UART_BAUDRATE, &console);
128*91f16700Schasinglulu #endif
129*91f16700Schasinglulu 
130*91f16700Schasinglulu 	NOTICE("MT8183 bl31_setup\n");
131*91f16700Schasinglulu 
132*91f16700Schasinglulu 	bl31_params_parse_helper(arg0, &bl32_ep_info, &bl33_ep_info);
133*91f16700Schasinglulu }
134*91f16700Schasinglulu 
135*91f16700Schasinglulu 
136*91f16700Schasinglulu /*******************************************************************************
137*91f16700Schasinglulu  * Perform any BL31 platform setup code
138*91f16700Schasinglulu  ******************************************************************************/
139*91f16700Schasinglulu void bl31_platform_setup(void)
140*91f16700Schasinglulu {
141*91f16700Schasinglulu 	devapc_init();
142*91f16700Schasinglulu 
143*91f16700Schasinglulu 	emi_mpu_init();
144*91f16700Schasinglulu 
145*91f16700Schasinglulu 	platform_setup_cpu();
146*91f16700Schasinglulu 	generic_delay_timer_init();
147*91f16700Schasinglulu 
148*91f16700Schasinglulu 	/* Initialize the GIC driver, CPU and distributor interfaces */
149*91f16700Schasinglulu 	mt_gic_driver_init();
150*91f16700Schasinglulu 	mt_gic_init();
151*91f16700Schasinglulu 
152*91f16700Schasinglulu 	mt_systimer_init();
153*91f16700Schasinglulu 
154*91f16700Schasinglulu 	/* Init mcsi SF */
155*91f16700Schasinglulu 	plat_mtk_cci_init_sf();
156*91f16700Schasinglulu 
157*91f16700Schasinglulu #if SPMC_MODE == 1
158*91f16700Schasinglulu 	spmc_init();
159*91f16700Schasinglulu #endif
160*91f16700Schasinglulu 	spm_boot_init();
161*91f16700Schasinglulu 	mcdi_init();
162*91f16700Schasinglulu }
163*91f16700Schasinglulu 
164*91f16700Schasinglulu /*******************************************************************************
165*91f16700Schasinglulu  * Perform the very early platform specific architectural setup here. At the
166*91f16700Schasinglulu  * moment this is only initializes the mmu in a quick and dirty way.
167*91f16700Schasinglulu  ******************************************************************************/
168*91f16700Schasinglulu void bl31_plat_arch_setup(void)
169*91f16700Schasinglulu {
170*91f16700Schasinglulu 	plat_mtk_cci_init();
171*91f16700Schasinglulu 	plat_mtk_cci_enable();
172*91f16700Schasinglulu 
173*91f16700Schasinglulu 	enable_scu(read_mpidr());
174*91f16700Schasinglulu 
175*91f16700Schasinglulu 	plat_configure_mmu_el3(BL_CODE_BASE,
176*91f16700Schasinglulu 			       BL_COHERENT_RAM_END - BL_CODE_BASE,
177*91f16700Schasinglulu 			       BL_CODE_BASE,
178*91f16700Schasinglulu 			       BL_CODE_END,
179*91f16700Schasinglulu 			       BL_COHERENT_RAM_BASE,
180*91f16700Schasinglulu 			       BL_COHERENT_RAM_END);
181*91f16700Schasinglulu }
182