xref: /arm-trusted-firmware/plat/mediatek/mt8173/include/platform_def.h (revision 91f16700b400a8c0651d24a598fc48ee2997a0d7)
1*91f16700Schasinglulu /*
2*91f16700Schasinglulu  * Copyright (c) 2014-2019, ARM Limited and Contributors. All rights reserved.
3*91f16700Schasinglulu  *
4*91f16700Schasinglulu  * SPDX-License-Identifier: BSD-3-Clause
5*91f16700Schasinglulu  */
6*91f16700Schasinglulu 
7*91f16700Schasinglulu #ifndef PLATFORM_DEF_H
8*91f16700Schasinglulu #define PLATFORM_DEF_H
9*91f16700Schasinglulu 
10*91f16700Schasinglulu #include <common/interrupt_props.h>
11*91f16700Schasinglulu #include <drivers/arm/gic_common.h>
12*91f16700Schasinglulu #include <lib/utils_def.h>
13*91f16700Schasinglulu 
14*91f16700Schasinglulu #include "mt8173_def.h"
15*91f16700Schasinglulu 
16*91f16700Schasinglulu /*******************************************************************************
17*91f16700Schasinglulu  * Platform binary types for linking
18*91f16700Schasinglulu  ******************************************************************************/
19*91f16700Schasinglulu #define PLATFORM_LINKER_FORMAT		"elf64-littleaarch64"
20*91f16700Schasinglulu #define PLATFORM_LINKER_ARCH		aarch64
21*91f16700Schasinglulu 
22*91f16700Schasinglulu /*******************************************************************************
23*91f16700Schasinglulu  * Generic platform constants
24*91f16700Schasinglulu  ******************************************************************************/
25*91f16700Schasinglulu 
26*91f16700Schasinglulu /* Size of cacheable stacks */
27*91f16700Schasinglulu #if defined(IMAGE_BL1)
28*91f16700Schasinglulu #define PLATFORM_STACK_SIZE 0x440
29*91f16700Schasinglulu #elif defined(IMAGE_BL2)
30*91f16700Schasinglulu #define PLATFORM_STACK_SIZE 0x400
31*91f16700Schasinglulu #elif defined(IMAGE_BL31)
32*91f16700Schasinglulu #define PLATFORM_STACK_SIZE 0x800
33*91f16700Schasinglulu #elif defined(IMAGE_BL32)
34*91f16700Schasinglulu #define PLATFORM_STACK_SIZE 0x440
35*91f16700Schasinglulu #endif
36*91f16700Schasinglulu 
37*91f16700Schasinglulu #define FIRMWARE_WELCOME_STR		"Booting Trusted Firmware\n"
38*91f16700Schasinglulu 
39*91f16700Schasinglulu #define PLATFORM_MAX_AFFLVL		MPIDR_AFFLVL2
40*91f16700Schasinglulu #define PLAT_MAX_PWR_LVL		U(2)
41*91f16700Schasinglulu #define PLAT_MAX_RET_STATE		U(1)
42*91f16700Schasinglulu #define PLAT_MAX_OFF_STATE		U(2)
43*91f16700Schasinglulu #define PLATFORM_SYSTEM_COUNT		U(1)
44*91f16700Schasinglulu #define PLATFORM_CLUSTER_COUNT		U(2)
45*91f16700Schasinglulu #define PLATFORM_CLUSTER0_CORE_COUNT	U(4)
46*91f16700Schasinglulu #define PLATFORM_CLUSTER1_CORE_COUNT	U(2)
47*91f16700Schasinglulu #define PLATFORM_CORE_COUNT		(PLATFORM_CLUSTER1_CORE_COUNT +	\
48*91f16700Schasinglulu 					 PLATFORM_CLUSTER0_CORE_COUNT)
49*91f16700Schasinglulu #define PLATFORM_MAX_CPUS_PER_CLUSTER	U(4)
50*91f16700Schasinglulu #define PLATFORM_NUM_AFFS		(PLATFORM_SYSTEM_COUNT +	\
51*91f16700Schasinglulu 					 PLATFORM_CLUSTER_COUNT +	\
52*91f16700Schasinglulu 					 PLATFORM_CORE_COUNT)
53*91f16700Schasinglulu 
54*91f16700Schasinglulu #define SOC_CHIP_ID                     U(0x8173)
55*91f16700Schasinglulu 
56*91f16700Schasinglulu /*******************************************************************************
57*91f16700Schasinglulu  * Platform memory map related constants
58*91f16700Schasinglulu  ******************************************************************************/
59*91f16700Schasinglulu /*
60*91f16700Schasinglulu  * MT8173 SRAM memory layout
61*91f16700Schasinglulu  * 0x100000 +-------------------+
62*91f16700Schasinglulu  *          | shared mem (4KB)  |
63*91f16700Schasinglulu  * 0x101000 +-------------------+
64*91f16700Schasinglulu  *          |                   |
65*91f16700Schasinglulu  *          |   BL3-1 (124KB)   |
66*91f16700Schasinglulu  *          |                   |
67*91f16700Schasinglulu  * 0x120000 +-------------------+
68*91f16700Schasinglulu  *          |  reserved (64KB)  |
69*91f16700Schasinglulu  * 0x130000 +-------------------+
70*91f16700Schasinglulu  */
71*91f16700Schasinglulu /* TF txet, ro, rw, xlat table, coherent memory ... etc.
72*91f16700Schasinglulu  * Size: release: 128KB, debug: 128KB
73*91f16700Schasinglulu  */
74*91f16700Schasinglulu #define TZRAM_BASE		(0x100000)
75*91f16700Schasinglulu #if DEBUG
76*91f16700Schasinglulu #define TZRAM_SIZE		(0x20000)
77*91f16700Schasinglulu #else
78*91f16700Schasinglulu #define TZRAM_SIZE		(0x20000)
79*91f16700Schasinglulu #endif
80*91f16700Schasinglulu 
81*91f16700Schasinglulu /* Reserved: 64KB */
82*91f16700Schasinglulu #define TZRAM2_BASE		(TZRAM_BASE + TZRAM_SIZE)
83*91f16700Schasinglulu #define TZRAM2_SIZE		(0x10000)
84*91f16700Schasinglulu 
85*91f16700Schasinglulu /*******************************************************************************
86*91f16700Schasinglulu  * BL31 specific defines.
87*91f16700Schasinglulu  ******************************************************************************/
88*91f16700Schasinglulu /*
89*91f16700Schasinglulu  * Put BL3-1 at the top of the Trusted SRAM (just below the shared memory, if
90*91f16700Schasinglulu  * present). BL31_BASE is calculated using the current BL3-1 debug size plus a
91*91f16700Schasinglulu  * little space for growth.
92*91f16700Schasinglulu  */
93*91f16700Schasinglulu #define BL31_BASE		(TZRAM_BASE + 0x1000)
94*91f16700Schasinglulu #define BL31_LIMIT		(TZRAM_BASE + TZRAM_SIZE)
95*91f16700Schasinglulu #define TZRAM2_LIMIT		(TZRAM2_BASE + TZRAM2_SIZE)
96*91f16700Schasinglulu 
97*91f16700Schasinglulu /*******************************************************************************
98*91f16700Schasinglulu  * Platform specific page table and MMU setup constants
99*91f16700Schasinglulu  ******************************************************************************/
100*91f16700Schasinglulu #define PLAT_PHY_ADDR_SPACE_SIZE	(1ULL << 32)
101*91f16700Schasinglulu #define PLAT_VIRT_ADDR_SPACE_SIZE	(1ULL << 32)
102*91f16700Schasinglulu #define MAX_XLAT_TABLES		4
103*91f16700Schasinglulu #define MAX_MMAP_REGIONS	16
104*91f16700Schasinglulu 
105*91f16700Schasinglulu /*******************************************************************************
106*91f16700Schasinglulu  * Declarations and constants to access the mailboxes safely. Each mailbox is
107*91f16700Schasinglulu  * aligned on the biggest cache line size in the platform. This is known only
108*91f16700Schasinglulu  * to the platform as it might have a combination of integrated and external
109*91f16700Schasinglulu  * caches. Such alignment ensures that two maiboxes do not sit on the same cache
110*91f16700Schasinglulu  * line at any cache level. They could belong to different cpus/clusters &
111*91f16700Schasinglulu  * get written while being protected by different locks causing corruption of
112*91f16700Schasinglulu  * a valid mailbox address.
113*91f16700Schasinglulu  ******************************************************************************/
114*91f16700Schasinglulu #define CACHE_WRITEBACK_SHIFT	6
115*91f16700Schasinglulu #define CACHE_WRITEBACK_GRANULE	(1 << CACHE_WRITEBACK_SHIFT)
116*91f16700Schasinglulu 
117*91f16700Schasinglulu 
118*91f16700Schasinglulu #define PLAT_ARM_GICD_BASE      BASE_GICD_BASE
119*91f16700Schasinglulu #define PLAT_ARM_GICC_BASE      BASE_GICC_BASE
120*91f16700Schasinglulu 
121*91f16700Schasinglulu #define PLAT_ARM_G1S_IRQ_PROPS(grp) \
122*91f16700Schasinglulu 	INTR_PROP_DESC(MT_IRQ_SEC_SGI_0, GIC_HIGHEST_SEC_PRIORITY, grp, \
123*91f16700Schasinglulu 			GIC_INTR_CFG_EDGE), \
124*91f16700Schasinglulu 	INTR_PROP_DESC(MT_IRQ_SEC_SGI_1, GIC_HIGHEST_SEC_PRIORITY, grp, \
125*91f16700Schasinglulu 			GIC_INTR_CFG_EDGE), \
126*91f16700Schasinglulu 	INTR_PROP_DESC(MT_IRQ_SEC_SGI_2, GIC_HIGHEST_SEC_PRIORITY, grp, \
127*91f16700Schasinglulu 			GIC_INTR_CFG_EDGE), \
128*91f16700Schasinglulu 	INTR_PROP_DESC(MT_IRQ_SEC_SGI_3, GIC_HIGHEST_SEC_PRIORITY, grp, \
129*91f16700Schasinglulu 			GIC_INTR_CFG_EDGE), \
130*91f16700Schasinglulu 	INTR_PROP_DESC(MT_IRQ_SEC_SGI_4, GIC_HIGHEST_SEC_PRIORITY, grp, \
131*91f16700Schasinglulu 			GIC_INTR_CFG_EDGE), \
132*91f16700Schasinglulu 	INTR_PROP_DESC(MT_IRQ_SEC_SGI_5, GIC_HIGHEST_SEC_PRIORITY, grp, \
133*91f16700Schasinglulu 			GIC_INTR_CFG_EDGE), \
134*91f16700Schasinglulu 	INTR_PROP_DESC(MT_IRQ_SEC_SGI_6, GIC_HIGHEST_SEC_PRIORITY, grp, \
135*91f16700Schasinglulu 			GIC_INTR_CFG_EDGE), \
136*91f16700Schasinglulu 	INTR_PROP_DESC(MT_IRQ_SEC_SGI_7, GIC_HIGHEST_SEC_PRIORITY, grp, \
137*91f16700Schasinglulu 			GIC_INTR_CFG_EDGE)
138*91f16700Schasinglulu 
139*91f16700Schasinglulu #define PLAT_ARM_G0_IRQ_PROPS(grp)
140*91f16700Schasinglulu 
141*91f16700Schasinglulu #endif /* PLATFORM_DEF_H */
142