xref: /arm-trusted-firmware/plat/mediatek/mt8173/include/mcucfg.h (revision 91f16700b400a8c0651d24a598fc48ee2997a0d7)
1*91f16700Schasinglulu /*
2*91f16700Schasinglulu  * Copyright (c) 2014-2017, ARM Limited and Contributors. All rights reserved.
3*91f16700Schasinglulu  *
4*91f16700Schasinglulu  * SPDX-License-Identifier: BSD-3-Clause
5*91f16700Schasinglulu  */
6*91f16700Schasinglulu #ifndef MCUCFG_H
7*91f16700Schasinglulu #define MCUCFG_H
8*91f16700Schasinglulu 
9*91f16700Schasinglulu #include <stdint.h>
10*91f16700Schasinglulu 
11*91f16700Schasinglulu #include <mt8173_def.h>
12*91f16700Schasinglulu 
13*91f16700Schasinglulu struct mt8173_mcucfg_regs {
14*91f16700Schasinglulu 	uint32_t mp0_ca7l_cache_config;
15*91f16700Schasinglulu 	struct {
16*91f16700Schasinglulu 		uint32_t mem_delsel0;
17*91f16700Schasinglulu 		uint32_t mem_delsel1;
18*91f16700Schasinglulu 	} mp0_cpu[4];
19*91f16700Schasinglulu 	uint32_t mp0_cache_mem_delsel0;
20*91f16700Schasinglulu 	uint32_t mp0_cache_mem_delsel1;
21*91f16700Schasinglulu 	uint32_t mp0_axi_config;
22*91f16700Schasinglulu 	uint32_t mp0_misc_config[2];
23*91f16700Schasinglulu 	struct {
24*91f16700Schasinglulu 		uint32_t rv_addr_lw;
25*91f16700Schasinglulu 		uint32_t rv_addr_hw;
26*91f16700Schasinglulu 	} mp0_rv_addr[4];
27*91f16700Schasinglulu 	uint32_t mp0_ca7l_cfg_dis;
28*91f16700Schasinglulu 	uint32_t mp0_ca7l_clken_ctrl;
29*91f16700Schasinglulu 	uint32_t mp0_ca7l_rst_ctrl;
30*91f16700Schasinglulu 	uint32_t mp0_ca7l_misc_config;
31*91f16700Schasinglulu 	uint32_t mp0_ca7l_dbg_pwr_ctrl;
32*91f16700Schasinglulu 	uint32_t mp0_rw_rsvd0;
33*91f16700Schasinglulu 	uint32_t mp0_rw_rsvd1;
34*91f16700Schasinglulu 	uint32_t mp0_ro_rsvd;
35*91f16700Schasinglulu 	uint32_t reserved0_0[100];
36*91f16700Schasinglulu 	uint32_t mp1_cpucfg;
37*91f16700Schasinglulu 	uint32_t mp1_miscdbg;
38*91f16700Schasinglulu 	uint32_t reserved0_1[13];
39*91f16700Schasinglulu 	uint32_t mp1_rst_ctl;
40*91f16700Schasinglulu 	uint32_t mp1_clkenm_div;
41*91f16700Schasinglulu 	uint32_t reserved0_2[7];
42*91f16700Schasinglulu 	uint32_t mp1_config_res;
43*91f16700Schasinglulu 	uint32_t reserved0_3[13];
44*91f16700Schasinglulu 	struct {
45*91f16700Schasinglulu 		uint32_t rv_addr_lw;
46*91f16700Schasinglulu 		uint32_t rv_addr_hw;
47*91f16700Schasinglulu 	} mp1_rv_addr[2];
48*91f16700Schasinglulu 	uint32_t reserved0_4[84];
49*91f16700Schasinglulu 	uint32_t mp0_rst_status;		/* 0x400 */
50*91f16700Schasinglulu 	uint32_t mp0_dbg_ctrl;
51*91f16700Schasinglulu 	uint32_t mp0_dbg_flag;
52*91f16700Schasinglulu 	uint32_t mp0_ca7l_ir_mon;
53*91f16700Schasinglulu 	struct {
54*91f16700Schasinglulu 		uint32_t pc_lw;
55*91f16700Schasinglulu 		uint32_t pc_hw;
56*91f16700Schasinglulu 		uint32_t fp_arch32;
57*91f16700Schasinglulu 		uint32_t sp_arch32;
58*91f16700Schasinglulu 		uint32_t fp_arch64_lw;
59*91f16700Schasinglulu 		uint32_t fp_arch64_hw;
60*91f16700Schasinglulu 		uint32_t sp_arch64_lw;
61*91f16700Schasinglulu 		uint32_t sp_arch64_hw;
62*91f16700Schasinglulu 	} mp0_dbg_core[4];
63*91f16700Schasinglulu 	uint32_t dfd_ctrl;
64*91f16700Schasinglulu 	uint32_t dfd_cnt_l;
65*91f16700Schasinglulu 	uint32_t dfd_cnt_h;
66*91f16700Schasinglulu 	uint32_t misccfg_mp0_rw_rsvd;
67*91f16700Schasinglulu 	uint32_t misccfg_sec_vio_status0;
68*91f16700Schasinglulu 	uint32_t misccfg_sec_vio_status1;
69*91f16700Schasinglulu 	uint32_t reserved1[22];
70*91f16700Schasinglulu 	uint32_t misccfg_rw_rsvd;		/* 0x500 */
71*91f16700Schasinglulu 	uint32_t mcusys_dbg_mon_sel_a;
72*91f16700Schasinglulu 	uint32_t mcusys_dbg_mon;
73*91f16700Schasinglulu 	uint32_t reserved2[61];
74*91f16700Schasinglulu 	uint32_t mcusys_config_a;		/* 0x600 */
75*91f16700Schasinglulu 	uint32_t mcusys_config1_a;
76*91f16700Schasinglulu 	uint32_t mcusys_gic_peribase_a;
77*91f16700Schasinglulu 	uint32_t reserved3;
78*91f16700Schasinglulu 	uint32_t sec_range0_start;		/* 0x610 */
79*91f16700Schasinglulu 	uint32_t sec_range0_end;
80*91f16700Schasinglulu 	uint32_t sec_range_enable;
81*91f16700Schasinglulu 	uint32_t reserved4;
82*91f16700Schasinglulu 	uint32_t int_pol_ctl[8];		/* 0x620 */
83*91f16700Schasinglulu 	uint32_t aclken_div;			/* 0x640 */
84*91f16700Schasinglulu 	uint32_t pclken_div;
85*91f16700Schasinglulu 	uint32_t l2c_sram_ctrl;
86*91f16700Schasinglulu 	uint32_t armpll_jit_ctrl;
87*91f16700Schasinglulu 	uint32_t cci_addrmap;			/* 0x650 */
88*91f16700Schasinglulu 	uint32_t cci_config;
89*91f16700Schasinglulu 	uint32_t cci_periphbase;
90*91f16700Schasinglulu 	uint32_t cci_nevntcntovfl;
91*91f16700Schasinglulu 	uint32_t cci_clk_ctrl;			/* 0x660 */
92*91f16700Schasinglulu 	uint32_t cci_acel_s1_ctrl;
93*91f16700Schasinglulu 	uint32_t bus_fabric_dcm_ctrl;
94*91f16700Schasinglulu 	uint32_t reserved5;
95*91f16700Schasinglulu 	uint32_t xgpt_ctl;			/* 0x670 */
96*91f16700Schasinglulu 	uint32_t xgpt_idx;
97*91f16700Schasinglulu 	uint32_t ptpod2_ctl0;
98*91f16700Schasinglulu 	uint32_t ptpod2_ctl1;
99*91f16700Schasinglulu 	uint32_t mcusys_revid;
100*91f16700Schasinglulu 	uint32_t mcusys_rw_rsvd0;
101*91f16700Schasinglulu 	uint32_t mcusys_rw_rsvd1;
102*91f16700Schasinglulu };
103*91f16700Schasinglulu 
104*91f16700Schasinglulu static struct mt8173_mcucfg_regs *const mt8173_mcucfg = (void *)MCUCFG_BASE;
105*91f16700Schasinglulu 
106*91f16700Schasinglulu /* cpu boot mode */
107*91f16700Schasinglulu #define	MP0_CPUCFG_64BIT_SHIFT	12
108*91f16700Schasinglulu #define	MP1_CPUCFG_64BIT_SHIFT	28
109*91f16700Schasinglulu #define	MP0_CPUCFG_64BIT	(U(0xf) << MP0_CPUCFG_64BIT_SHIFT)
110*91f16700Schasinglulu #define	MP1_CPUCFG_64BIT	(U(0xf) << MP1_CPUCFG_64BIT_SHIFT)
111*91f16700Schasinglulu 
112*91f16700Schasinglulu /* scu related */
113*91f16700Schasinglulu enum {
114*91f16700Schasinglulu 	MP0_ACINACTM_SHIFT = 4,
115*91f16700Schasinglulu 	MP1_ACINACTM_SHIFT = 0,
116*91f16700Schasinglulu 	MP0_ACINACTM = 1 << MP0_ACINACTM_SHIFT,
117*91f16700Schasinglulu 	MP1_ACINACTM = 1 << MP1_ACINACTM_SHIFT
118*91f16700Schasinglulu };
119*91f16700Schasinglulu 
120*91f16700Schasinglulu enum {
121*91f16700Schasinglulu 	MP1_DIS_RGU0_WAIT_PD_CPUS_L1_ACK_SHIFT = 0,
122*91f16700Schasinglulu 	MP1_DIS_RGU1_WAIT_PD_CPUS_L1_ACK_SHIFT = 4,
123*91f16700Schasinglulu 	MP1_DIS_RGU2_WAIT_PD_CPUS_L1_ACK_SHIFT = 8,
124*91f16700Schasinglulu 	MP1_DIS_RGU3_WAIT_PD_CPUS_L1_ACK_SHIFT = 12,
125*91f16700Schasinglulu 	MP1_DIS_RGU_NOCPU_WAIT_PD_CPUS_L1_ACK_SHIFT = 16,
126*91f16700Schasinglulu 
127*91f16700Schasinglulu 	MP1_DIS_RGU0_WAIT_PD_CPUS_L1_ACK =
128*91f16700Schasinglulu 		0xf << MP1_DIS_RGU0_WAIT_PD_CPUS_L1_ACK_SHIFT,
129*91f16700Schasinglulu 	MP1_DIS_RGU1_WAIT_PD_CPUS_L1_ACK =
130*91f16700Schasinglulu 		0xf << MP1_DIS_RGU1_WAIT_PD_CPUS_L1_ACK_SHIFT,
131*91f16700Schasinglulu 	MP1_DIS_RGU2_WAIT_PD_CPUS_L1_ACK =
132*91f16700Schasinglulu 		0xf << MP1_DIS_RGU2_WAIT_PD_CPUS_L1_ACK_SHIFT,
133*91f16700Schasinglulu 	MP1_DIS_RGU3_WAIT_PD_CPUS_L1_ACK =
134*91f16700Schasinglulu 		0xf << MP1_DIS_RGU3_WAIT_PD_CPUS_L1_ACK_SHIFT,
135*91f16700Schasinglulu 	MP1_DIS_RGU_NOCPU_WAIT_PD_CPUS_L1_ACK =
136*91f16700Schasinglulu 		0xf << MP1_DIS_RGU_NOCPU_WAIT_PD_CPUS_L1_ACK_SHIFT
137*91f16700Schasinglulu };
138*91f16700Schasinglulu 
139*91f16700Schasinglulu enum {
140*91f16700Schasinglulu 	MP1_AINACTS_SHIFT = 4,
141*91f16700Schasinglulu 	MP1_AINACTS = 1 << MP1_AINACTS_SHIFT
142*91f16700Schasinglulu };
143*91f16700Schasinglulu 
144*91f16700Schasinglulu enum {
145*91f16700Schasinglulu 	MP1_SW_CG_GEN_SHIFT = 12,
146*91f16700Schasinglulu 	MP1_SW_CG_GEN = 1 << MP1_SW_CG_GEN_SHIFT
147*91f16700Schasinglulu };
148*91f16700Schasinglulu 
149*91f16700Schasinglulu enum {
150*91f16700Schasinglulu 	MP1_L2RSTDISABLE_SHIFT = 14,
151*91f16700Schasinglulu 	MP1_L2RSTDISABLE = 1 << MP1_L2RSTDISABLE_SHIFT
152*91f16700Schasinglulu };
153*91f16700Schasinglulu 
154*91f16700Schasinglulu /* cci clock control related */
155*91f16700Schasinglulu enum {
156*91f16700Schasinglulu 	MCU_BUS_DCM_EN	= 1 << 8
157*91f16700Schasinglulu };
158*91f16700Schasinglulu 
159*91f16700Schasinglulu /* l2c sram control related */
160*91f16700Schasinglulu enum {
161*91f16700Schasinglulu 	L2C_SRAM_DCM_EN = 1 << 0
162*91f16700Schasinglulu };
163*91f16700Schasinglulu 
164*91f16700Schasinglulu /* bus fabric dcm control related */
165*91f16700Schasinglulu enum {
166*91f16700Schasinglulu 	PSYS_ADB400_DCM_EN		= 1 << 29,
167*91f16700Schasinglulu 	GPU_ADB400_DCM_EN		= 1 << 28,
168*91f16700Schasinglulu 
169*91f16700Schasinglulu 	EMI1_ADB400_DCM_EN		= 1 << 27,
170*91f16700Schasinglulu 	EMI_ADB400_DCM_EN		= 1 << 26,
171*91f16700Schasinglulu 	INFRA_ADB400_DCM_EN		= 1 << 25,
172*91f16700Schasinglulu 	L2C_ADB400_DCM_EN		= 1 << 24,
173*91f16700Schasinglulu 
174*91f16700Schasinglulu 	MP0_ADB400_DCM_EN		= 1 << 23,
175*91f16700Schasinglulu 	CCI400_CK_ONLY_DCM_EN		= 1 << 22,
176*91f16700Schasinglulu 	L2C_IDLE_DCM_EN			= 1 << 21,
177*91f16700Schasinglulu 
178*91f16700Schasinglulu 	CA15U_ADB_DYNAMIC_CG_EN		= 1 << 19,
179*91f16700Schasinglulu 	CA7L_ADB_DYNAMIC_CG_EN		= 1 << 18,
180*91f16700Schasinglulu 	L2C_ADB_DYNAMIC_CG_EN		= 1 << 17,
181*91f16700Schasinglulu 
182*91f16700Schasinglulu 	EMICLK_EMI1_DYNAMIC_CG_EN	= 1 << 12,
183*91f16700Schasinglulu 
184*91f16700Schasinglulu 	INFRACLK_PSYS_DYNAMIC_CG_EN	= 1 << 11,
185*91f16700Schasinglulu 	EMICLK_GPU_DYNAMIC_CG_EN	= 1 << 10,
186*91f16700Schasinglulu 	EMICLK_EMI_DYNAMIC_CG_EN	= 1 << 8,
187*91f16700Schasinglulu 
188*91f16700Schasinglulu 	CCI400_SLV_RW_DCM_EN		= 1 << 7,
189*91f16700Schasinglulu 	CCI400_SLV_DCM_EN		= 1 << 5,
190*91f16700Schasinglulu 
191*91f16700Schasinglulu 	ACLK_PSYS_DYNAMIC_CG_EN		= 1 << 3,
192*91f16700Schasinglulu 	ACLK_GPU_DYNAMIC_CG_EN		= 1 << 2,
193*91f16700Schasinglulu 	ACLK_EMI_DYNAMIC_CG_EN		= 1 << 1,
194*91f16700Schasinglulu 	ACLK_INFRA_DYNAMIC_CG_EN	= 1 << 0,
195*91f16700Schasinglulu 
196*91f16700Schasinglulu 	/* adb400 related */
197*91f16700Schasinglulu 	ADB400_GRP_DCM_EN = PSYS_ADB400_DCM_EN | GPU_ADB400_DCM_EN |
198*91f16700Schasinglulu 			    EMI1_ADB400_DCM_EN | EMI_ADB400_DCM_EN |
199*91f16700Schasinglulu 			    INFRA_ADB400_DCM_EN | L2C_ADB400_DCM_EN |
200*91f16700Schasinglulu 			    MP0_ADB400_DCM_EN,
201*91f16700Schasinglulu 
202*91f16700Schasinglulu 	/* cci400 related */
203*91f16700Schasinglulu 	CCI400_GRP_DCM_EN = CCI400_CK_ONLY_DCM_EN | CCI400_SLV_RW_DCM_EN |
204*91f16700Schasinglulu 			    CCI400_SLV_DCM_EN,
205*91f16700Schasinglulu 
206*91f16700Schasinglulu 	/* adb clock related */
207*91f16700Schasinglulu 	ADBCLK_GRP_DCM_EN = CA15U_ADB_DYNAMIC_CG_EN | CA7L_ADB_DYNAMIC_CG_EN |
208*91f16700Schasinglulu 			    L2C_ADB_DYNAMIC_CG_EN,
209*91f16700Schasinglulu 
210*91f16700Schasinglulu 	/* emi clock related */
211*91f16700Schasinglulu 	EMICLK_GRP_DCM_EN = EMICLK_EMI1_DYNAMIC_CG_EN |
212*91f16700Schasinglulu 			    EMICLK_GPU_DYNAMIC_CG_EN |
213*91f16700Schasinglulu 			    EMICLK_EMI_DYNAMIC_CG_EN,
214*91f16700Schasinglulu 
215*91f16700Schasinglulu 	/* bus clock related */
216*91f16700Schasinglulu 	ACLK_GRP_DCM_EN = ACLK_PSYS_DYNAMIC_CG_EN | ACLK_GPU_DYNAMIC_CG_EN |
217*91f16700Schasinglulu 			  ACLK_EMI_DYNAMIC_CG_EN | ACLK_INFRA_DYNAMIC_CG_EN,
218*91f16700Schasinglulu };
219*91f16700Schasinglulu 
220*91f16700Schasinglulu #endif /* MCUCFG_H */
221