1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (c) 2013-2019, ARM Limited and Contributors. All rights reserved. 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu */ 6*91f16700Schasinglulu 7*91f16700Schasinglulu #include <assert.h> 8*91f16700Schasinglulu 9*91f16700Schasinglulu #include <common/bl_common.h> 10*91f16700Schasinglulu #include <common/debug.h> 11*91f16700Schasinglulu #include <common/desc_image_load.h> 12*91f16700Schasinglulu #include <drivers/generic_delay_timer.h> 13*91f16700Schasinglulu #include <drivers/ti/uart/uart_16550.h> 14*91f16700Schasinglulu #include <lib/mmio.h> 15*91f16700Schasinglulu #include <plat/arm/common/plat_arm.h> 16*91f16700Schasinglulu #include <plat/common/common_def.h> 17*91f16700Schasinglulu #include <plat/common/platform.h> 18*91f16700Schasinglulu 19*91f16700Schasinglulu #include <mcucfg.h> 20*91f16700Schasinglulu #include <mtcmos.h> 21*91f16700Schasinglulu #include <mtk_plat_common.h> 22*91f16700Schasinglulu #include <plat_private.h> 23*91f16700Schasinglulu #include <spm.h> 24*91f16700Schasinglulu 25*91f16700Schasinglulu static entry_point_info_t bl32_ep_info; 26*91f16700Schasinglulu static entry_point_info_t bl33_ep_info; 27*91f16700Schasinglulu 28*91f16700Schasinglulu static void platform_setup_cpu(void) 29*91f16700Schasinglulu { 30*91f16700Schasinglulu /* turn off all the little core's power except cpu 0 */ 31*91f16700Schasinglulu mtcmos_little_cpu_off(); 32*91f16700Schasinglulu 33*91f16700Schasinglulu /* setup big cores */ 34*91f16700Schasinglulu mmio_write_32((uintptr_t)&mt8173_mcucfg->mp1_config_res, 35*91f16700Schasinglulu MP1_DIS_RGU0_WAIT_PD_CPUS_L1_ACK | 36*91f16700Schasinglulu MP1_DIS_RGU1_WAIT_PD_CPUS_L1_ACK | 37*91f16700Schasinglulu MP1_DIS_RGU2_WAIT_PD_CPUS_L1_ACK | 38*91f16700Schasinglulu MP1_DIS_RGU3_WAIT_PD_CPUS_L1_ACK | 39*91f16700Schasinglulu MP1_DIS_RGU_NOCPU_WAIT_PD_CPUS_L1_ACK); 40*91f16700Schasinglulu mmio_setbits_32((uintptr_t)&mt8173_mcucfg->mp1_miscdbg, MP1_AINACTS); 41*91f16700Schasinglulu mmio_setbits_32((uintptr_t)&mt8173_mcucfg->mp1_clkenm_div, 42*91f16700Schasinglulu MP1_SW_CG_GEN); 43*91f16700Schasinglulu mmio_clrbits_32((uintptr_t)&mt8173_mcucfg->mp1_rst_ctl, 44*91f16700Schasinglulu MP1_L2RSTDISABLE); 45*91f16700Schasinglulu 46*91f16700Schasinglulu /* set big cores arm64 boot mode */ 47*91f16700Schasinglulu mmio_setbits_32((uintptr_t)&mt8173_mcucfg->mp1_cpucfg, 48*91f16700Schasinglulu MP1_CPUCFG_64BIT); 49*91f16700Schasinglulu 50*91f16700Schasinglulu /* set LITTLE cores arm64 boot mode */ 51*91f16700Schasinglulu mmio_setbits_32((uintptr_t)&mt8173_mcucfg->mp0_rv_addr[0].rv_addr_hw, 52*91f16700Schasinglulu MP0_CPUCFG_64BIT); 53*91f16700Schasinglulu 54*91f16700Schasinglulu /* enable dcm control */ 55*91f16700Schasinglulu mmio_setbits_32((uintptr_t)&mt8173_mcucfg->bus_fabric_dcm_ctrl, 56*91f16700Schasinglulu ADB400_GRP_DCM_EN | CCI400_GRP_DCM_EN | ADBCLK_GRP_DCM_EN | 57*91f16700Schasinglulu EMICLK_GRP_DCM_EN | ACLK_GRP_DCM_EN | L2C_IDLE_DCM_EN | 58*91f16700Schasinglulu INFRACLK_PSYS_DYNAMIC_CG_EN); 59*91f16700Schasinglulu mmio_setbits_32((uintptr_t)&mt8173_mcucfg->l2c_sram_ctrl, 60*91f16700Schasinglulu L2C_SRAM_DCM_EN); 61*91f16700Schasinglulu mmio_setbits_32((uintptr_t)&mt8173_mcucfg->cci_clk_ctrl, 62*91f16700Schasinglulu MCU_BUS_DCM_EN); 63*91f16700Schasinglulu } 64*91f16700Schasinglulu 65*91f16700Schasinglulu static void platform_setup_sram(void) 66*91f16700Schasinglulu { 67*91f16700Schasinglulu /* protect BL31 memory from non-secure read/write access */ 68*91f16700Schasinglulu mmio_write_32(SRAMROM_SEC_ADDR, (uint32_t)(BL31_END + 0x3ff) & 0x3fc00); 69*91f16700Schasinglulu mmio_write_32(SRAMROM_SEC_CTRL, 0x10000ff9); 70*91f16700Schasinglulu } 71*91f16700Schasinglulu 72*91f16700Schasinglulu /******************************************************************************* 73*91f16700Schasinglulu * Return a pointer to the 'entry_point_info' structure of the next image for 74*91f16700Schasinglulu * the security state specified. BL33 corresponds to the non-secure image type 75*91f16700Schasinglulu * while BL32 corresponds to the secure image type. A NULL pointer is returned 76*91f16700Schasinglulu * if the image does not exist. 77*91f16700Schasinglulu ******************************************************************************/ 78*91f16700Schasinglulu entry_point_info_t *bl31_plat_get_next_image_ep_info(uint32_t type) 79*91f16700Schasinglulu { 80*91f16700Schasinglulu entry_point_info_t *next_image_info; 81*91f16700Schasinglulu 82*91f16700Schasinglulu next_image_info = (type == NON_SECURE) ? &bl33_ep_info : &bl32_ep_info; 83*91f16700Schasinglulu assert(next_image_info->h.type == PARAM_EP); 84*91f16700Schasinglulu 85*91f16700Schasinglulu /* None of the images on this platform can have 0x0 as the entrypoint */ 86*91f16700Schasinglulu if (next_image_info->pc) 87*91f16700Schasinglulu return next_image_info; 88*91f16700Schasinglulu else 89*91f16700Schasinglulu return NULL; 90*91f16700Schasinglulu } 91*91f16700Schasinglulu 92*91f16700Schasinglulu /******************************************************************************* 93*91f16700Schasinglulu * Perform any BL3-1 early platform setup. Here is an opportunity to copy 94*91f16700Schasinglulu * parameters passed by the calling EL (S-EL1 in BL2 & EL3 in BL1) before they 95*91f16700Schasinglulu * are lost (potentially). This needs to be done before the MMU is initialized 96*91f16700Schasinglulu * so that the memory layout can be used while creating page tables. 97*91f16700Schasinglulu * BL2 has flushed this information to memory, so we are guaranteed to pick up 98*91f16700Schasinglulu * good data. 99*91f16700Schasinglulu ******************************************************************************/ 100*91f16700Schasinglulu void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1, 101*91f16700Schasinglulu u_register_t arg2, u_register_t arg3) 102*91f16700Schasinglulu { 103*91f16700Schasinglulu static console_t console; 104*91f16700Schasinglulu 105*91f16700Schasinglulu console_16550_register(MT8173_UART0_BASE, MT8173_UART_CLOCK, MT8173_BAUDRATE, &console); 106*91f16700Schasinglulu 107*91f16700Schasinglulu VERBOSE("bl31_setup\n"); 108*91f16700Schasinglulu 109*91f16700Schasinglulu bl31_params_parse_helper(arg0, &bl32_ep_info, &bl33_ep_info); 110*91f16700Schasinglulu } 111*91f16700Schasinglulu 112*91f16700Schasinglulu /******************************************************************************* 113*91f16700Schasinglulu * Perform any BL3-1 platform setup code 114*91f16700Schasinglulu ******************************************************************************/ 115*91f16700Schasinglulu void bl31_platform_setup(void) 116*91f16700Schasinglulu { 117*91f16700Schasinglulu platform_setup_cpu(); 118*91f16700Schasinglulu platform_setup_sram(); 119*91f16700Schasinglulu 120*91f16700Schasinglulu generic_delay_timer_init(); 121*91f16700Schasinglulu 122*91f16700Schasinglulu /* Initialize the gic cpu and distributor interfaces */ 123*91f16700Schasinglulu plat_arm_gic_driver_init(); 124*91f16700Schasinglulu plat_arm_gic_init(); 125*91f16700Schasinglulu 126*91f16700Schasinglulu /* Initialize spm at boot time */ 127*91f16700Schasinglulu spm_boot_init(); 128*91f16700Schasinglulu } 129*91f16700Schasinglulu 130*91f16700Schasinglulu /******************************************************************************* 131*91f16700Schasinglulu * Perform the very early platform specific architectural setup here. At the 132*91f16700Schasinglulu * moment this is only initializes the mmu in a quick and dirty way. 133*91f16700Schasinglulu ******************************************************************************/ 134*91f16700Schasinglulu void bl31_plat_arch_setup(void) 135*91f16700Schasinglulu { 136*91f16700Schasinglulu plat_cci_init(); 137*91f16700Schasinglulu plat_cci_enable(); 138*91f16700Schasinglulu 139*91f16700Schasinglulu plat_configure_mmu_el3(BL_CODE_BASE, 140*91f16700Schasinglulu BL_COHERENT_RAM_END - BL_CODE_BASE, 141*91f16700Schasinglulu BL_CODE_BASE, 142*91f16700Schasinglulu BL_CODE_END, 143*91f16700Schasinglulu BL_COHERENT_RAM_BASE, 144*91f16700Schasinglulu BL_COHERENT_RAM_END); 145*91f16700Schasinglulu } 146*91f16700Schasinglulu 147