1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (c) 2023, MediaTek Inc. All rights reserved. 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu */ 6*91f16700Schasinglulu 7*91f16700Schasinglulu #include <common/debug.h> 8*91f16700Schasinglulu #ifndef MTK_PLAT_SPM_UART_UNSUPPORT 9*91f16700Schasinglulu #include <drivers/uart.h> 10*91f16700Schasinglulu #endif 11*91f16700Schasinglulu #include <lib/mmio.h> 12*91f16700Schasinglulu #ifndef MTK_PLAT_CIRQ_UNSUPPORT 13*91f16700Schasinglulu #include <mtk_cirq.h> 14*91f16700Schasinglulu #endif 15*91f16700Schasinglulu #include <constraints/mt_spm_rc_internal.h> 16*91f16700Schasinglulu #include <drivers/spm/mt_spm_resource_req.h> 17*91f16700Schasinglulu #include <lib/pm/mtk_pm.h> 18*91f16700Schasinglulu #include <lpm/mt_lp_api.h> 19*91f16700Schasinglulu #include <mt_spm.h> 20*91f16700Schasinglulu #include <mt_spm_conservation.h> 21*91f16700Schasinglulu #include <mt_spm_internal.h> 22*91f16700Schasinglulu #include <mt_spm_reg.h> 23*91f16700Schasinglulu #include <mt_spm_suspend.h> 24*91f16700Schasinglulu #include <pcm_def.h> 25*91f16700Schasinglulu 26*91f16700Schasinglulu #define SPM_SUSPEND_SLEEP_PCM_FLAG \ 27*91f16700Schasinglulu (SPM_FLAG_DISABLE_INFRA_PDN | \ 28*91f16700Schasinglulu SPM_FLAG_DISABLE_VCORE_DVS | \ 29*91f16700Schasinglulu SPM_FLAG_DISABLE_VCORE_DFS | \ 30*91f16700Schasinglulu SPM_FLAG_KEEP_CSYSPWRACK_HIGH | \ 31*91f16700Schasinglulu SPM_FLAG_DISABLE_DRAMC_MCU_SRAM_SLEEP | \ 32*91f16700Schasinglulu SPM_FLAG_SRAM_SLEEP_CTRL) 33*91f16700Schasinglulu 34*91f16700Schasinglulu #define SPM_SUSPEND_SLEEP_PCM_FLAG1 (SPM_FLAG1_DISABLE_PWRAP_CLK_SWITCH) 35*91f16700Schasinglulu 36*91f16700Schasinglulu #define SPM_SUSPEND_PCM_FLAG \ 37*91f16700Schasinglulu (SPM_FLAG_DISABLE_VCORE_DVS | \ 38*91f16700Schasinglulu SPM_FLAG_DISABLE_VCORE_DFS | \ 39*91f16700Schasinglulu SPM_FLAG_DISABLE_DRAMC_MCU_SRAM_SLEEP | \ 40*91f16700Schasinglulu SPM_FLAG_SRAM_SLEEP_CTRL) 41*91f16700Schasinglulu 42*91f16700Schasinglulu #define SPM_SUSPEND_PCM_FLAG1 (SPM_FLAG1_DISABLE_PWRAP_CLK_SWITCH) 43*91f16700Schasinglulu 44*91f16700Schasinglulu /* Suspend spm power control */ 45*91f16700Schasinglulu #define __WAKE_SRC_FOR_SUSPEND_COMMON__ ( \ 46*91f16700Schasinglulu (R12_PCM_TIMER) | \ 47*91f16700Schasinglulu (R12_KP_IRQ_B) | \ 48*91f16700Schasinglulu (R12_APWDT_EVENT_B) | \ 49*91f16700Schasinglulu (R12_MSDC_WAKEUP_B) | \ 50*91f16700Schasinglulu (R12_EINT_EVENT_B) | \ 51*91f16700Schasinglulu (R12_SBD_INTR_WAKEUP_B) | \ 52*91f16700Schasinglulu (R12_SSPM2SPM_WAKEUP_B) | \ 53*91f16700Schasinglulu (R12_SCP2SPM_WAKEUP_B) | \ 54*91f16700Schasinglulu (R12_ADSP2SPM_WAKEUP_B) | \ 55*91f16700Schasinglulu (R12_USBX_CDSC_B) | \ 56*91f16700Schasinglulu (R12_USBX_POWERDWN_B) | \ 57*91f16700Schasinglulu (R12_SYS_TIMER_EVENT_B) | \ 58*91f16700Schasinglulu (R12_EINT_EVENT_SECURE_B) | \ 59*91f16700Schasinglulu (R12_ECE_INT_HDMI_B) | \ 60*91f16700Schasinglulu (R12_SYS_CIRQ_IRQ_B) | \ 61*91f16700Schasinglulu (R12_PCIE_WAKEUPEVENT_B) | \ 62*91f16700Schasinglulu (R12_SPM_CPU_WAKEUPEVENT_B) | \ 63*91f16700Schasinglulu (R12_APUSYS_WAKE_HOST_B)) 64*91f16700Schasinglulu 65*91f16700Schasinglulu #if defined(CFG_MICROTRUST_TEE_SUPPORT) 66*91f16700Schasinglulu #define WAKE_SRC_FOR_SUSPEND (__WAKE_SRC_FOR_SUSPEND_COMMON__) 67*91f16700Schasinglulu #else 68*91f16700Schasinglulu #define WAKE_SRC_FOR_SUSPEND (__WAKE_SRC_FOR_SUSPEND_COMMON__ | R12_SEJ_EVENT_B) 69*91f16700Schasinglulu #endif 70*91f16700Schasinglulu 71*91f16700Schasinglulu static struct pwr_ctrl suspend_ctrl = { 72*91f16700Schasinglulu .wake_src = WAKE_SRC_FOR_SUSPEND, 73*91f16700Schasinglulu 74*91f16700Schasinglulu /* SPM_AP_STANDBY_CON */ 75*91f16700Schasinglulu /* [0] */ 76*91f16700Schasinglulu .reg_wfi_op = 0, 77*91f16700Schasinglulu /* [1] */ 78*91f16700Schasinglulu .reg_wfi_type = 0, 79*91f16700Schasinglulu /* [2] */ 80*91f16700Schasinglulu .reg_mp0_cputop_idle_mask = 0, 81*91f16700Schasinglulu /* [3] */ 82*91f16700Schasinglulu .reg_mp1_cputop_idle_mask = 0, 83*91f16700Schasinglulu /* [4] */ 84*91f16700Schasinglulu .reg_mcusys_idle_mask = 0, 85*91f16700Schasinglulu /* [25] */ 86*91f16700Schasinglulu .reg_md_apsrc_1_sel = 0, 87*91f16700Schasinglulu /* [26] */ 88*91f16700Schasinglulu .reg_md_apsrc_0_sel = 0, 89*91f16700Schasinglulu /* [29] */ 90*91f16700Schasinglulu .reg_conn_apsrc_sel = 0, 91*91f16700Schasinglulu 92*91f16700Schasinglulu /* SPM_SRC_REQ */ 93*91f16700Schasinglulu /* [0] */ 94*91f16700Schasinglulu .reg_spm_apsrc_req = 0, 95*91f16700Schasinglulu /* [1] */ 96*91f16700Schasinglulu .reg_spm_f26m_req = 0, 97*91f16700Schasinglulu /* [3] */ 98*91f16700Schasinglulu .reg_spm_infra_req = 0, 99*91f16700Schasinglulu /* [4] */ 100*91f16700Schasinglulu .reg_spm_vrf18_req = 0, 101*91f16700Schasinglulu /* [7] */ 102*91f16700Schasinglulu .reg_spm_ddr_en_req = 0, 103*91f16700Schasinglulu /* [8] */ 104*91f16700Schasinglulu .reg_spm_dvfs_req = 0, 105*91f16700Schasinglulu /* [9] */ 106*91f16700Schasinglulu .reg_spm_sw_mailbox_req = 0, 107*91f16700Schasinglulu /* [10] */ 108*91f16700Schasinglulu .reg_spm_sspm_mailbox_req = 0, 109*91f16700Schasinglulu /* [11] */ 110*91f16700Schasinglulu .reg_spm_adsp_mailbox_req = 0, 111*91f16700Schasinglulu /* [12] */ 112*91f16700Schasinglulu .reg_spm_scp_mailbox_req = 0, 113*91f16700Schasinglulu 114*91f16700Schasinglulu /* SPM_SRC_MASK */ 115*91f16700Schasinglulu /* [0] */ 116*91f16700Schasinglulu .reg_sspm_srcclkena_0_mask_b = 1, 117*91f16700Schasinglulu /* [1] */ 118*91f16700Schasinglulu .reg_sspm_infra_req_0_mask_b = 1, 119*91f16700Schasinglulu /* [2] */ 120*91f16700Schasinglulu .reg_sspm_apsrc_req_0_mask_b = 0, 121*91f16700Schasinglulu /* [3] */ 122*91f16700Schasinglulu .reg_sspm_vrf18_req_0_mask_b = 0, 123*91f16700Schasinglulu /* [4] */ 124*91f16700Schasinglulu .reg_sspm_ddr_en_0_mask_b = 0, 125*91f16700Schasinglulu /* [5] */ 126*91f16700Schasinglulu .reg_scp_srcclkena_mask_b = 1, 127*91f16700Schasinglulu /* [6] */ 128*91f16700Schasinglulu .reg_scp_infra_req_mask_b = 1, 129*91f16700Schasinglulu /* [7] */ 130*91f16700Schasinglulu .reg_scp_apsrc_req_mask_b = 1, 131*91f16700Schasinglulu /* [8] */ 132*91f16700Schasinglulu .reg_scp_vrf18_req_mask_b = 1, 133*91f16700Schasinglulu /* [9] */ 134*91f16700Schasinglulu .reg_scp_ddr_en_mask_b = 1, 135*91f16700Schasinglulu /* [10] */ 136*91f16700Schasinglulu .reg_audio_dsp_srcclkena_mask_b = 1, 137*91f16700Schasinglulu /* [11] */ 138*91f16700Schasinglulu .reg_audio_dsp_infra_req_mask_b = 1, 139*91f16700Schasinglulu /* [12] */ 140*91f16700Schasinglulu .reg_audio_dsp_apsrc_req_mask_b = 1, 141*91f16700Schasinglulu /* [13] */ 142*91f16700Schasinglulu .reg_audio_dsp_vrf18_req_mask_b = 1, 143*91f16700Schasinglulu /* [14] */ 144*91f16700Schasinglulu .reg_audio_dsp_ddr_en_mask_b = 1, 145*91f16700Schasinglulu /* [15] */ 146*91f16700Schasinglulu .reg_apu_srcclkena_mask_b = 1, 147*91f16700Schasinglulu /* [16] */ 148*91f16700Schasinglulu .reg_apu_infra_req_mask_b = 1, 149*91f16700Schasinglulu /* [17] */ 150*91f16700Schasinglulu .reg_apu_apsrc_req_mask_b = 0, 151*91f16700Schasinglulu /* [18] */ 152*91f16700Schasinglulu .reg_apu_vrf18_req_mask_b = 1, 153*91f16700Schasinglulu /* [19] */ 154*91f16700Schasinglulu .reg_apu_ddr_en_mask_b = 1, 155*91f16700Schasinglulu /* [20] */ 156*91f16700Schasinglulu .reg_cpueb_srcclkena_mask_b = 1, 157*91f16700Schasinglulu /* [21] */ 158*91f16700Schasinglulu .reg_cpueb_infra_req_mask_b = 1, 159*91f16700Schasinglulu /* [22] */ 160*91f16700Schasinglulu .reg_cpueb_apsrc_req_mask_b = 1, 161*91f16700Schasinglulu /* [23] */ 162*91f16700Schasinglulu .reg_cpueb_vrf18_req_mask_b = 1, 163*91f16700Schasinglulu /* [24] */ 164*91f16700Schasinglulu .reg_cpueb_ddr_en_mask_b = 1, 165*91f16700Schasinglulu /* [25] */ 166*91f16700Schasinglulu .reg_bak_psri_srcclkena_mask_b = 0, 167*91f16700Schasinglulu /* [26] */ 168*91f16700Schasinglulu .reg_bak_psri_infra_req_mask_b = 0, 169*91f16700Schasinglulu /* [27] */ 170*91f16700Schasinglulu .reg_bak_psri_apsrc_req_mask_b = 0, 171*91f16700Schasinglulu /* [28] */ 172*91f16700Schasinglulu .reg_bak_psri_vrf18_req_mask_b = 0, 173*91f16700Schasinglulu /* [29] */ 174*91f16700Schasinglulu .reg_bak_psri_ddr_en_mask_b = 0, 175*91f16700Schasinglulu /* [30] */ 176*91f16700Schasinglulu .reg_cam_ddren_req_mask_b = 0, 177*91f16700Schasinglulu /* [31] */ 178*91f16700Schasinglulu .reg_img_ddren_req_mask_b = 0, 179*91f16700Schasinglulu 180*91f16700Schasinglulu /* SPM_SRC2_MASK */ 181*91f16700Schasinglulu /* [0] */ 182*91f16700Schasinglulu .reg_msdc0_srcclkena_mask_b = 1, 183*91f16700Schasinglulu /* [1] */ 184*91f16700Schasinglulu .reg_msdc0_infra_req_mask_b = 1, 185*91f16700Schasinglulu /* [2] */ 186*91f16700Schasinglulu .reg_msdc0_apsrc_req_mask_b = 1, 187*91f16700Schasinglulu /* [3] */ 188*91f16700Schasinglulu .reg_msdc0_vrf18_req_mask_b = 1, 189*91f16700Schasinglulu /* [4] */ 190*91f16700Schasinglulu .reg_msdc0_ddr_en_mask_b = 1, 191*91f16700Schasinglulu /* [5] */ 192*91f16700Schasinglulu .reg_msdc1_srcclkena_mask_b = 1, 193*91f16700Schasinglulu /* [6] */ 194*91f16700Schasinglulu .reg_msdc1_infra_req_mask_b = 1, 195*91f16700Schasinglulu /* [7] */ 196*91f16700Schasinglulu .reg_msdc1_apsrc_req_mask_b = 1, 197*91f16700Schasinglulu /* [8] */ 198*91f16700Schasinglulu .reg_msdc1_vrf18_req_mask_b = 1, 199*91f16700Schasinglulu /* [9] */ 200*91f16700Schasinglulu .reg_msdc1_ddr_en_mask_b = 1, 201*91f16700Schasinglulu /* [10] */ 202*91f16700Schasinglulu .reg_msdc2_srcclkena_mask_b = 1, 203*91f16700Schasinglulu /* [11] */ 204*91f16700Schasinglulu .reg_msdc2_infra_req_mask_b = 1, 205*91f16700Schasinglulu /* [12] */ 206*91f16700Schasinglulu .reg_msdc2_apsrc_req_mask_b = 1, 207*91f16700Schasinglulu /* [13] */ 208*91f16700Schasinglulu .reg_msdc2_vrf18_req_mask_b = 1, 209*91f16700Schasinglulu /* [14] */ 210*91f16700Schasinglulu .reg_msdc2_ddr_en_mask_b = 1, 211*91f16700Schasinglulu /* [15] */ 212*91f16700Schasinglulu .reg_ufs_srcclkena_mask_b = 1, 213*91f16700Schasinglulu /* [16] */ 214*91f16700Schasinglulu .reg_ufs_infra_req_mask_b = 1, 215*91f16700Schasinglulu /* [17] */ 216*91f16700Schasinglulu .reg_ufs_apsrc_req_mask_b = 1, 217*91f16700Schasinglulu /* [18] */ 218*91f16700Schasinglulu .reg_ufs_vrf18_req_mask_b = 1, 219*91f16700Schasinglulu /* [19] */ 220*91f16700Schasinglulu .reg_ufs_ddr_en_mask_b = 1, 221*91f16700Schasinglulu /* [20] */ 222*91f16700Schasinglulu .reg_usb_srcclkena_mask_b = 1, 223*91f16700Schasinglulu /* [21] */ 224*91f16700Schasinglulu .reg_usb_infra_req_mask_b = 1, 225*91f16700Schasinglulu /* [22] */ 226*91f16700Schasinglulu .reg_usb_apsrc_req_mask_b = 1, 227*91f16700Schasinglulu /* [23] */ 228*91f16700Schasinglulu .reg_usb_vrf18_req_mask_b = 1, 229*91f16700Schasinglulu /* [24] */ 230*91f16700Schasinglulu .reg_usb_ddr_en_mask_b = 1, 231*91f16700Schasinglulu /* [25] */ 232*91f16700Schasinglulu .reg_pextp_p0_srcclkena_mask_b = 1, 233*91f16700Schasinglulu /* [26] */ 234*91f16700Schasinglulu .reg_pextp_p0_infra_req_mask_b = 1, 235*91f16700Schasinglulu /* [27] */ 236*91f16700Schasinglulu .reg_pextp_p0_apsrc_req_mask_b = 1, 237*91f16700Schasinglulu /* [28] */ 238*91f16700Schasinglulu .reg_pextp_p0_vrf18_req_mask_b = 1, 239*91f16700Schasinglulu /* [29] */ 240*91f16700Schasinglulu .reg_pextp_p0_ddr_en_mask_b = 1, 241*91f16700Schasinglulu 242*91f16700Schasinglulu /* SPM_SRC3_MASK */ 243*91f16700Schasinglulu /* [0] */ 244*91f16700Schasinglulu .reg_pextp_p1_srcclkena_mask_b = 1, 245*91f16700Schasinglulu /* [1] */ 246*91f16700Schasinglulu .reg_pextp_p1_infra_req_mask_b = 1, 247*91f16700Schasinglulu /* [2] */ 248*91f16700Schasinglulu .reg_pextp_p1_apsrc_req_mask_b = 1, 249*91f16700Schasinglulu /* [3] */ 250*91f16700Schasinglulu .reg_pextp_p1_vrf18_req_mask_b = 1, 251*91f16700Schasinglulu /* [4] */ 252*91f16700Schasinglulu .reg_pextp_p1_ddr_en_mask_b = 1, 253*91f16700Schasinglulu /* [5] */ 254*91f16700Schasinglulu .reg_gce0_infra_req_mask_b = 1, 255*91f16700Schasinglulu /* [6] */ 256*91f16700Schasinglulu .reg_gce0_apsrc_req_mask_b = 1, 257*91f16700Schasinglulu /* [7] */ 258*91f16700Schasinglulu .reg_gce0_vrf18_req_mask_b = 1, 259*91f16700Schasinglulu /* [8] */ 260*91f16700Schasinglulu .reg_gce0_ddr_en_mask_b = 1, 261*91f16700Schasinglulu /* [9] */ 262*91f16700Schasinglulu .reg_gce1_infra_req_mask_b = 1, 263*91f16700Schasinglulu /* [10] */ 264*91f16700Schasinglulu .reg_gce1_apsrc_req_mask_b = 1, 265*91f16700Schasinglulu /* [11] */ 266*91f16700Schasinglulu .reg_gce1_vrf18_req_mask_b = 1, 267*91f16700Schasinglulu /* [12] */ 268*91f16700Schasinglulu .reg_gce1_ddr_en_mask_b = 1, 269*91f16700Schasinglulu /* [13] */ 270*91f16700Schasinglulu .reg_spm_srcclkena_reserved_mask_b = 1, 271*91f16700Schasinglulu /* [14] */ 272*91f16700Schasinglulu .reg_spm_infra_req_reserved_mask_b = 1, 273*91f16700Schasinglulu /* [15] */ 274*91f16700Schasinglulu .reg_spm_apsrc_req_reserved_mask_b = 1, 275*91f16700Schasinglulu /* [16] */ 276*91f16700Schasinglulu .reg_spm_vrf18_req_reserved_mask_b = 1, 277*91f16700Schasinglulu /* [17] */ 278*91f16700Schasinglulu .reg_spm_ddr_en_reserved_mask_b = 1, 279*91f16700Schasinglulu /* [18] */ 280*91f16700Schasinglulu .reg_disp0_apsrc_req_mask_b = 1, 281*91f16700Schasinglulu /* [19] */ 282*91f16700Schasinglulu .reg_disp0_ddr_en_mask_b = 1, 283*91f16700Schasinglulu /* [20] */ 284*91f16700Schasinglulu .reg_disp1_apsrc_req_mask_b = 1, 285*91f16700Schasinglulu /* [21] */ 286*91f16700Schasinglulu .reg_disp1_ddr_en_mask_b = 1, 287*91f16700Schasinglulu /* [22] */ 288*91f16700Schasinglulu .reg_disp2_apsrc_req_mask_b = 1, 289*91f16700Schasinglulu /* [23] */ 290*91f16700Schasinglulu .reg_disp2_ddr_en_mask_b = 1, 291*91f16700Schasinglulu /* [24] */ 292*91f16700Schasinglulu .reg_disp3_apsrc_req_mask_b = 1, 293*91f16700Schasinglulu /* [25] */ 294*91f16700Schasinglulu .reg_disp3_ddr_en_mask_b = 1, 295*91f16700Schasinglulu /* [26] */ 296*91f16700Schasinglulu .reg_infrasys_apsrc_req_mask_b = 0, 297*91f16700Schasinglulu /* [27] */ 298*91f16700Schasinglulu .reg_infrasys_ddr_en_mask_b = 1, 299*91f16700Schasinglulu 300*91f16700Schasinglulu /* [28] */ 301*91f16700Schasinglulu .reg_cg_check_srcclkena_mask_b = 1, 302*91f16700Schasinglulu /* [29] */ 303*91f16700Schasinglulu .reg_cg_check_apsrc_req_mask_b = 1, 304*91f16700Schasinglulu /* [30] */ 305*91f16700Schasinglulu .reg_cg_check_vrf18_req_mask_b = 1, 306*91f16700Schasinglulu /* [31] */ 307*91f16700Schasinglulu .reg_cg_check_ddr_en_mask_b = 1, 308*91f16700Schasinglulu 309*91f16700Schasinglulu /* SPM_SRC4_MASK */ 310*91f16700Schasinglulu /* [8:0] */ 311*91f16700Schasinglulu .reg_mcusys_merge_apsrc_req_mask_b = 0, 312*91f16700Schasinglulu /* [17:9] */ 313*91f16700Schasinglulu .reg_mcusys_merge_ddr_en_mask_b = 0, 314*91f16700Schasinglulu /* [19:18] */ 315*91f16700Schasinglulu .reg_dramc_md32_infra_req_mask_b = 3, 316*91f16700Schasinglulu /* [21:20] */ 317*91f16700Schasinglulu .reg_dramc_md32_vrf18_req_mask_b = 3, 318*91f16700Schasinglulu /* [23:22] */ 319*91f16700Schasinglulu .reg_dramc_md32_ddr_en_mask_b = 0, 320*91f16700Schasinglulu /* [24] */ 321*91f16700Schasinglulu .reg_dvfsrc_event_trigger_mask_b = 1, 322*91f16700Schasinglulu 323*91f16700Schasinglulu /* SPM_WAKEUP_EVENT_MASK2 */ 324*91f16700Schasinglulu /* [3:0] */ 325*91f16700Schasinglulu .reg_sc_sw2spm_wakeup_mask_b = 0, 326*91f16700Schasinglulu /* [4] */ 327*91f16700Schasinglulu .reg_sc_adsp2spm_wakeup_mask_b = 0, 328*91f16700Schasinglulu /* [8:5] */ 329*91f16700Schasinglulu .reg_sc_sspm2spm_wakeup_mask_b = 0, 330*91f16700Schasinglulu /* [9] */ 331*91f16700Schasinglulu .reg_sc_scp2spm_wakeup_mask_b = 0, 332*91f16700Schasinglulu /* [10] */ 333*91f16700Schasinglulu .reg_csyspwrup_ack_mask = 0, 334*91f16700Schasinglulu /* [11] */ 335*91f16700Schasinglulu .reg_csyspwrup_req_mask = 1, 336*91f16700Schasinglulu 337*91f16700Schasinglulu /* SPM_WAKEUP_EVENT_MASK */ 338*91f16700Schasinglulu /* [31:0] */ 339*91f16700Schasinglulu .reg_wakeup_event_mask = 0xC1382213, 340*91f16700Schasinglulu 341*91f16700Schasinglulu /* SPM_WAKEUP_EVENT_EXT_MASK */ 342*91f16700Schasinglulu /* [31:0] */ 343*91f16700Schasinglulu .reg_ext_wakeup_event_mask = 0xFFFFFFFF, 344*91f16700Schasinglulu 345*91f16700Schasinglulu /*sw flag setting */ 346*91f16700Schasinglulu .pcm_flags = SPM_SUSPEND_PCM_FLAG, 347*91f16700Schasinglulu .pcm_flags1 = SPM_SUSPEND_PCM_FLAG1, 348*91f16700Schasinglulu }; 349*91f16700Schasinglulu 350*91f16700Schasinglulu struct spm_lp_scen __spm_suspend = { 351*91f16700Schasinglulu .pwrctrl = &suspend_ctrl, 352*91f16700Schasinglulu }; 353*91f16700Schasinglulu 354*91f16700Schasinglulu int mt_spm_suspend_mode_set(int mode, void *prv) 355*91f16700Schasinglulu { 356*91f16700Schasinglulu if (mode == MT_SPM_SUSPEND_SLEEP) { 357*91f16700Schasinglulu suspend_ctrl.pcm_flags = SPM_SUSPEND_SLEEP_PCM_FLAG; 358*91f16700Schasinglulu suspend_ctrl.pcm_flags1 = SPM_SUSPEND_SLEEP_PCM_FLAG1; 359*91f16700Schasinglulu } else { 360*91f16700Schasinglulu suspend_ctrl.pcm_flags = SPM_SUSPEND_PCM_FLAG; 361*91f16700Schasinglulu suspend_ctrl.pcm_flags1 = SPM_SUSPEND_PCM_FLAG1; 362*91f16700Schasinglulu } 363*91f16700Schasinglulu return 0; 364*91f16700Schasinglulu } 365*91f16700Schasinglulu 366*91f16700Schasinglulu int mt_spm_suspend_enter(int state_id, unsigned int ext_opand, unsigned int reosuce_req) 367*91f16700Schasinglulu { 368*91f16700Schasinglulu int ret = 0; 369*91f16700Schasinglulu 370*91f16700Schasinglulu /* if FMAudio, ADSP is active, change to sleep suspend mode */ 371*91f16700Schasinglulu if ((ext_opand & MT_SPM_EX_OP_SET_SUSPEND_MODE) != 0U) { 372*91f16700Schasinglulu mt_spm_suspend_mode_set(MT_SPM_SUSPEND_SLEEP, NULL); 373*91f16700Schasinglulu } 374*91f16700Schasinglulu 375*91f16700Schasinglulu if ((ext_opand & MT_SPM_EX_OP_PERI_ON) != 0U) { 376*91f16700Schasinglulu suspend_ctrl.pcm_flags |= SPM_FLAG_PERI_ON_IN_SUSPEND; 377*91f16700Schasinglulu } else { 378*91f16700Schasinglulu suspend_ctrl.pcm_flags &= ~SPM_FLAG_PERI_ON_IN_SUSPEND; 379*91f16700Schasinglulu } 380*91f16700Schasinglulu 381*91f16700Schasinglulu if ((ext_opand & MT_SPM_EX_OP_INFRA_ON) != 0U) { 382*91f16700Schasinglulu suspend_ctrl.pcm_flags |= SPM_FLAG_DISABLE_INFRA_PDN; 383*91f16700Schasinglulu } else { 384*91f16700Schasinglulu suspend_ctrl.pcm_flags &= ~SPM_FLAG_DISABLE_INFRA_PDN; 385*91f16700Schasinglulu } 386*91f16700Schasinglulu 387*91f16700Schasinglulu #ifndef MTK_PLAT_SPM_UART_UNSUPPORT 388*91f16700Schasinglulu /* Notify UART to sleep */ 389*91f16700Schasinglulu mtk_uart_save(); 390*91f16700Schasinglulu #endif 391*91f16700Schasinglulu 392*91f16700Schasinglulu ret = spm_conservation(state_id, ext_opand, &__spm_suspend, reosuce_req); 393*91f16700Schasinglulu if (ret == 0) { 394*91f16700Schasinglulu struct mt_lp_publish_event event = { 395*91f16700Schasinglulu .id = MT_LPM_PUBEVENTS_SYS_POWER_OFF, 396*91f16700Schasinglulu .val.u32 = 0U, 397*91f16700Schasinglulu }; 398*91f16700Schasinglulu 399*91f16700Schasinglulu MT_LP_SUSPEND_PUBLISH_EVENT(&event); 400*91f16700Schasinglulu } 401*91f16700Schasinglulu return ret; 402*91f16700Schasinglulu } 403*91f16700Schasinglulu 404*91f16700Schasinglulu void mt_spm_suspend_resume(int state_id, unsigned int ext_opand, struct wake_status **status) 405*91f16700Schasinglulu { 406*91f16700Schasinglulu struct mt_lp_publish_event event = { 407*91f16700Schasinglulu .id = MT_LPM_PUBEVENTS_SYS_POWER_ON, 408*91f16700Schasinglulu .val.u32 = 0U, 409*91f16700Schasinglulu }; 410*91f16700Schasinglulu 411*91f16700Schasinglulu struct wake_status *st = NULL; 412*91f16700Schasinglulu 413*91f16700Schasinglulu spm_conservation_finish(state_id, ext_opand, &__spm_suspend, &st); 414*91f16700Schasinglulu 415*91f16700Schasinglulu #ifndef MTK_PLAT_SPM_UART_UNSUPPORT 416*91f16700Schasinglulu /* Notify UART to wakeup */ 417*91f16700Schasinglulu mtk_uart_restore(); 418*91f16700Schasinglulu #endif 419*91f16700Schasinglulu 420*91f16700Schasinglulu /* If FMAudio, ADSP is active, change back to suspend mode and counting in resume */ 421*91f16700Schasinglulu if ((ext_opand & MT_SPM_EX_OP_SET_SUSPEND_MODE) != 0U) { 422*91f16700Schasinglulu mt_spm_suspend_mode_set(MT_SPM_SUSPEND_SYSTEM_PDN, NULL); 423*91f16700Schasinglulu } 424*91f16700Schasinglulu 425*91f16700Schasinglulu if (status != NULL) { 426*91f16700Schasinglulu *status = st; 427*91f16700Schasinglulu } 428*91f16700Schasinglulu MT_LP_SUSPEND_PUBLISH_EVENT(&event); 429*91f16700Schasinglulu } 430