xref: /arm-trusted-firmware/plat/mediatek/drivers/spm/mt8188/mt_spm_internal.c (revision 91f16700b400a8c0651d24a598fc48ee2997a0d7)
1*91f16700Schasinglulu /*
2*91f16700Schasinglulu  * Copyright (c) 2023, MediaTek Inc. All rights reserved.
3*91f16700Schasinglulu  *
4*91f16700Schasinglulu  * SPDX-License-Identifier: BSD-3-Clause
5*91f16700Schasinglulu  */
6*91f16700Schasinglulu 
7*91f16700Schasinglulu #include <assert.h>
8*91f16700Schasinglulu #include <stddef.h>
9*91f16700Schasinglulu #include <stdio.h>
10*91f16700Schasinglulu #include <string.h>
11*91f16700Schasinglulu 
12*91f16700Schasinglulu #include <common/debug.h>
13*91f16700Schasinglulu #include <drivers/delay_timer.h>
14*91f16700Schasinglulu #include <lib/mmio.h>
15*91f16700Schasinglulu 
16*91f16700Schasinglulu #include <drivers/spm/mt_spm_resource_req.h>
17*91f16700Schasinglulu #include "mt_spm.h"
18*91f16700Schasinglulu #include "mt_spm_internal.h"
19*91f16700Schasinglulu #include "mt_spm_pmic_wrap.h"
20*91f16700Schasinglulu #include "mt_spm_reg.h"
21*91f16700Schasinglulu #include <platform_def.h>
22*91f16700Schasinglulu 
23*91f16700Schasinglulu #define SPM_INIT_DONE_US (20) /* Simulation result */
24*91f16700Schasinglulu 
25*91f16700Schasinglulu wake_reason_t __spm_output_wake_reason(const struct wake_status *wakesta)
26*91f16700Schasinglulu {
27*91f16700Schasinglulu 	uint32_t bk_vtcxo_dur, spm_26m_off_pct;
28*91f16700Schasinglulu 	wake_reason_t wr = WR_UNKNOWN;
29*91f16700Schasinglulu 
30*91f16700Schasinglulu 	if (wakesta == NULL) {
31*91f16700Schasinglulu 		return wr;
32*91f16700Schasinglulu 	}
33*91f16700Schasinglulu 
34*91f16700Schasinglulu 	if (wakesta->is_abort != 0U) {
35*91f16700Schasinglulu 		VERBOSE("SPM EARLY WAKE r12 = 0x%x, debug_flag = 0x%x 0x%x\n",
36*91f16700Schasinglulu 			wakesta->tr.comm.r12,
37*91f16700Schasinglulu 			wakesta->tr.comm.debug_flag, wakesta->tr.comm.debug_flag1);
38*91f16700Schasinglulu 		VERBOSE("SPM EARLY WAKE sw_flag = 0x%x 0x%x b_sw_flag = 0x%x 0x%x\n",
39*91f16700Schasinglulu 			wakesta->sw_flag0, wakesta->sw_flag1,
40*91f16700Schasinglulu 			wakesta->tr.comm.b_sw_flag0, wakesta->tr.comm.b_sw_flag1);
41*91f16700Schasinglulu 	}
42*91f16700Schasinglulu 
43*91f16700Schasinglulu 	if ((wakesta->tr.comm.r12 & R12_PCM_TIMER) != 0U) {
44*91f16700Schasinglulu 
45*91f16700Schasinglulu 		if ((wakesta->wake_misc & WAKE_MISC_PCM_TIMER_EVENT) != 0U) {
46*91f16700Schasinglulu 			wr = WR_PCM_TIMER;
47*91f16700Schasinglulu 		}
48*91f16700Schasinglulu 	}
49*91f16700Schasinglulu 
50*91f16700Schasinglulu 	INFO("r12 = 0x%x, r12_ext = 0x%x, r13 = 0x%x, debug_flag = 0x%x 0x%x\n",
51*91f16700Schasinglulu 	     wakesta->tr.comm.r12, wakesta->r12_ext, wakesta->tr.comm.r13, wakesta->tr.comm.debug_flag,
52*91f16700Schasinglulu 	     wakesta->tr.comm.debug_flag1);
53*91f16700Schasinglulu 	INFO("raw_sta = 0x%x 0x%x 0x%x, idle_sta = 0x%x, cg_check_sta = 0x%x\n",
54*91f16700Schasinglulu 	     wakesta->tr.comm.raw_sta, wakesta->md32pcm_wakeup_sta,
55*91f16700Schasinglulu 	     wakesta->md32pcm_event_sta, wakesta->idle_sta,
56*91f16700Schasinglulu 	     wakesta->cg_check_sta);
57*91f16700Schasinglulu 	INFO("req_sta = 0x%x 0x%x 0x%x 0x%x 0x%x, isr = 0x%x\n",
58*91f16700Schasinglulu 	     wakesta->tr.comm.req_sta0, wakesta->tr.comm.req_sta1, wakesta->tr.comm.req_sta2,
59*91f16700Schasinglulu 	     wakesta->tr.comm.req_sta3, wakesta->tr.comm.req_sta4, wakesta->isr);
60*91f16700Schasinglulu 	INFO("rt_req_sta0 = 0x%x, rt_req_sta1 = 0x%x, rt_req_sta2 = 0x%x\n",
61*91f16700Schasinglulu 	     wakesta->rt_req_sta0, wakesta->rt_req_sta1, wakesta->rt_req_sta2);
62*91f16700Schasinglulu 	INFO("rt_req_sta3 = 0x%x, dram_sw_con_3 = 0x%x, raw_ext_sta = 0x%x\n",
63*91f16700Schasinglulu 	     wakesta->rt_req_sta3, wakesta->rt_req_sta4, wakesta->raw_ext_sta);
64*91f16700Schasinglulu 	INFO("wake_misc = 0x%x, pcm_flag = 0x%x 0x%x 0x%x 0x%x, req = 0x%x\n",
65*91f16700Schasinglulu 	     wakesta->wake_misc, wakesta->sw_flag0, wakesta->sw_flag1,
66*91f16700Schasinglulu 	     wakesta->tr.comm.b_sw_flag0, wakesta->tr.comm.b_sw_flag1, wakesta->src_req);
67*91f16700Schasinglulu 	INFO("clk_settle = 0x%x, wlk_cntcv_l = 0x%x, wlk_cntcv_h = 0x%x\n",
68*91f16700Schasinglulu 	     wakesta->clk_settle, mmio_read_32(SYS_TIMER_VALUE_L),
69*91f16700Schasinglulu 	     mmio_read_32(SYS_TIMER_VALUE_H));
70*91f16700Schasinglulu 
71*91f16700Schasinglulu 	if (wakesta->tr.comm.timer_out != 0U) {
72*91f16700Schasinglulu 		bk_vtcxo_dur = mmio_read_32(SPM_BK_VTCXO_DUR);
73*91f16700Schasinglulu 		spm_26m_off_pct = (100 * bk_vtcxo_dur) / wakesta->tr.comm.timer_out;
74*91f16700Schasinglulu 		INFO("spm_26m_off_pct = %u\n", spm_26m_off_pct);
75*91f16700Schasinglulu 	}
76*91f16700Schasinglulu 
77*91f16700Schasinglulu 	return wr;
78*91f16700Schasinglulu }
79*91f16700Schasinglulu 
80*91f16700Schasinglulu void __spm_set_cpu_status(unsigned int cpu)
81*91f16700Schasinglulu {
82*91f16700Schasinglulu 	if (cpu >= 8) {
83*91f16700Schasinglulu 		ERROR("%s: error cpu number %d\n", __func__, cpu);
84*91f16700Schasinglulu 		return;
85*91f16700Schasinglulu 	}
86*91f16700Schasinglulu 	mmio_write_32(ROOT_CPUTOP_ADDR, BIT(cpu));
87*91f16700Schasinglulu 	mmio_write_32(ROOT_CORE_ADDR, SPM_CPU0_PWR_CON + (cpu * 0x4) + 0x20000000);
88*91f16700Schasinglulu 	/* Notify MCUPM to wake the target CPU up */
89*91f16700Schasinglulu 	mmio_write_32(MCUPM_MBOX_WAKEUP_CPU, cpu);
90*91f16700Schasinglulu }
91*91f16700Schasinglulu 
92*91f16700Schasinglulu void __spm_src_req_update(const struct pwr_ctrl *pwrctrl, unsigned int resource_usage)
93*91f16700Schasinglulu {
94*91f16700Schasinglulu 
95*91f16700Schasinglulu 	uint8_t reg_spm_apsrc_req = (resource_usage & MT_SPM_DRAM_S0) ?
96*91f16700Schasinglulu 				    1 : pwrctrl->reg_spm_apsrc_req;
97*91f16700Schasinglulu 	uint8_t reg_spm_ddr_en_req = (resource_usage & MT_SPM_DRAM_S1) ?
98*91f16700Schasinglulu 				     1 : pwrctrl->reg_spm_ddr_en_req;
99*91f16700Schasinglulu 	uint8_t reg_spm_vrf18_req = (resource_usage & MT_SPM_SYSPLL) ?
100*91f16700Schasinglulu 				    1 : pwrctrl->reg_spm_vrf18_req;
101*91f16700Schasinglulu 	uint8_t reg_spm_infra_req = (resource_usage & MT_SPM_INFRA) ?
102*91f16700Schasinglulu 				    1 : pwrctrl->reg_spm_infra_req;
103*91f16700Schasinglulu 	uint8_t reg_spm_f26m_req  = (resource_usage & (MT_SPM_26M | MT_SPM_XO_FPM)) ?
104*91f16700Schasinglulu 				    1 : pwrctrl->reg_spm_f26m_req;
105*91f16700Schasinglulu 
106*91f16700Schasinglulu 	/* SPM_SRC_REQ */
107*91f16700Schasinglulu 	mmio_write_32(SPM_SRC_REQ,
108*91f16700Schasinglulu 		      ((reg_spm_apsrc_req & 0x1) << 0) |
109*91f16700Schasinglulu 		      ((reg_spm_f26m_req & 0x1) << 1) |
110*91f16700Schasinglulu 		      ((reg_spm_infra_req & 0x1) << 3) |
111*91f16700Schasinglulu 		      ((reg_spm_vrf18_req & 0x1) << 4) |
112*91f16700Schasinglulu 		      ((reg_spm_ddr_en_req & 0x1) << 7) |
113*91f16700Schasinglulu 		      ((pwrctrl->reg_spm_dvfs_req & 0x1) << 8) |
114*91f16700Schasinglulu 		      ((pwrctrl->reg_spm_sw_mailbox_req & 0x1) << 9) |
115*91f16700Schasinglulu 		      ((pwrctrl->reg_spm_sspm_mailbox_req & 0x1) << 10) |
116*91f16700Schasinglulu 		      ((pwrctrl->reg_spm_adsp_mailbox_req & 0x1) << 11) |
117*91f16700Schasinglulu 		      ((pwrctrl->reg_spm_scp_mailbox_req & 0x1) << 12));
118*91f16700Schasinglulu }
119*91f16700Schasinglulu 
120*91f16700Schasinglulu void __spm_set_power_control(const struct pwr_ctrl *pwrctrl)
121*91f16700Schasinglulu {
122*91f16700Schasinglulu 	/* SPM_AP_STANDBY_CON */
123*91f16700Schasinglulu 	mmio_write_32(SPM_AP_STANDBY_CON,
124*91f16700Schasinglulu 		      ((pwrctrl->reg_wfi_op & 0x1) << 0) |
125*91f16700Schasinglulu 		      ((pwrctrl->reg_wfi_type & 0x1) << 1) |
126*91f16700Schasinglulu 		      ((pwrctrl->reg_mp0_cputop_idle_mask & 0x1) << 2) |
127*91f16700Schasinglulu 		      ((pwrctrl->reg_mp1_cputop_idle_mask & 0x1) << 3) |
128*91f16700Schasinglulu 		      ((pwrctrl->reg_mcusys_idle_mask & 0x1) << 4) |
129*91f16700Schasinglulu 		      ((pwrctrl->reg_md_apsrc_1_sel & 0x1) << 25) |
130*91f16700Schasinglulu 		      ((pwrctrl->reg_md_apsrc_0_sel & 0x1) << 26) |
131*91f16700Schasinglulu 		      ((pwrctrl->reg_conn_apsrc_sel & 0x1) << 29));
132*91f16700Schasinglulu 
133*91f16700Schasinglulu 	/* SPM_SRC_REQ */
134*91f16700Schasinglulu 	mmio_write_32(SPM_SRC_REQ,
135*91f16700Schasinglulu 		      ((pwrctrl->reg_spm_apsrc_req & 0x1) << 0) |
136*91f16700Schasinglulu 		      ((pwrctrl->reg_spm_f26m_req & 0x1) << 1) |
137*91f16700Schasinglulu 		      ((pwrctrl->reg_spm_infra_req & 0x1) << 3) |
138*91f16700Schasinglulu 		      ((pwrctrl->reg_spm_vrf18_req & 0x1) << 4) |
139*91f16700Schasinglulu 		      ((pwrctrl->reg_spm_ddr_en_req & 0x1) << 7) |
140*91f16700Schasinglulu 		      ((pwrctrl->reg_spm_dvfs_req & 0x1) << 8) |
141*91f16700Schasinglulu 		      ((pwrctrl->reg_spm_sw_mailbox_req & 0x1) << 9) |
142*91f16700Schasinglulu 		      ((pwrctrl->reg_spm_sspm_mailbox_req & 0x1) << 10) |
143*91f16700Schasinglulu 		      ((pwrctrl->reg_spm_adsp_mailbox_req & 0x1) << 11) |
144*91f16700Schasinglulu 		      ((pwrctrl->reg_spm_scp_mailbox_req & 0x1) << 12));
145*91f16700Schasinglulu 
146*91f16700Schasinglulu 	/* SPM_SRC_MASK */
147*91f16700Schasinglulu 	mmio_write_32(SPM_SRC_MASK,
148*91f16700Schasinglulu 		      ((pwrctrl->reg_sspm_srcclkena_0_mask_b & 0x1) << 0) |
149*91f16700Schasinglulu 		      ((pwrctrl->reg_sspm_infra_req_0_mask_b & 0x1) << 1) |
150*91f16700Schasinglulu 		      ((pwrctrl->reg_sspm_apsrc_req_0_mask_b & 0x1) << 2) |
151*91f16700Schasinglulu 		      ((pwrctrl->reg_sspm_vrf18_req_0_mask_b & 0x1) << 3) |
152*91f16700Schasinglulu 		      ((pwrctrl->reg_sspm_ddr_en_0_mask_b & 0x1) << 4) |
153*91f16700Schasinglulu 		      ((pwrctrl->reg_scp_srcclkena_mask_b & 0x1) << 5) |
154*91f16700Schasinglulu 		      ((pwrctrl->reg_scp_infra_req_mask_b & 0x1) << 6) |
155*91f16700Schasinglulu 		      ((pwrctrl->reg_scp_apsrc_req_mask_b & 0x1) << 7) |
156*91f16700Schasinglulu 		      ((pwrctrl->reg_scp_vrf18_req_mask_b & 0x1) << 8) |
157*91f16700Schasinglulu 		      ((pwrctrl->reg_scp_ddr_en_mask_b & 0x1) << 9) |
158*91f16700Schasinglulu 		      ((pwrctrl->reg_audio_dsp_srcclkena_mask_b & 0x1) << 10) |
159*91f16700Schasinglulu 		      ((pwrctrl->reg_audio_dsp_infra_req_mask_b & 0x1) << 11) |
160*91f16700Schasinglulu 		      ((pwrctrl->reg_audio_dsp_apsrc_req_mask_b & 0x1) << 12) |
161*91f16700Schasinglulu 		      ((pwrctrl->reg_audio_dsp_vrf18_req_mask_b & 0x1) << 13) |
162*91f16700Schasinglulu 		      ((pwrctrl->reg_audio_dsp_ddr_en_mask_b & 0x1) << 14) |
163*91f16700Schasinglulu 		      ((pwrctrl->reg_apu_srcclkena_mask_b & 0x1) << 15) |
164*91f16700Schasinglulu 		      ((pwrctrl->reg_apu_infra_req_mask_b & 0x1) << 16) |
165*91f16700Schasinglulu 		      ((pwrctrl->reg_apu_apsrc_req_mask_b & 0x1) << 17) |
166*91f16700Schasinglulu 		      ((pwrctrl->reg_apu_vrf18_req_mask_b & 0x1) << 18) |
167*91f16700Schasinglulu 		      ((pwrctrl->reg_apu_ddr_en_mask_b & 0x1) << 19) |
168*91f16700Schasinglulu 		      ((pwrctrl->reg_cpueb_srcclkena_mask_b & 0x1) << 20) |
169*91f16700Schasinglulu 		      ((pwrctrl->reg_cpueb_infra_req_mask_b & 0x1) << 21) |
170*91f16700Schasinglulu 		      ((pwrctrl->reg_cpueb_apsrc_req_mask_b & 0x1) << 22) |
171*91f16700Schasinglulu 		      ((pwrctrl->reg_cpueb_vrf18_req_mask_b & 0x1) << 23) |
172*91f16700Schasinglulu 		      ((pwrctrl->reg_cpueb_ddr_en_mask_b & 0x1) << 24) |
173*91f16700Schasinglulu 		      ((pwrctrl->reg_bak_psri_srcclkena_mask_b & 0x1) << 25) |
174*91f16700Schasinglulu 		      ((pwrctrl->reg_bak_psri_infra_req_mask_b & 0x1) << 26) |
175*91f16700Schasinglulu 		      ((pwrctrl->reg_bak_psri_apsrc_req_mask_b & 0x1) << 27) |
176*91f16700Schasinglulu 		      ((pwrctrl->reg_bak_psri_vrf18_req_mask_b & 0x1) << 28) |
177*91f16700Schasinglulu 		      ((pwrctrl->reg_bak_psri_ddr_en_mask_b & 0x1) << 29) |
178*91f16700Schasinglulu 		      ((pwrctrl->reg_cam_ddren_req_mask_b & 0x1) << 30) |
179*91f16700Schasinglulu 		      ((pwrctrl->reg_img_ddren_req_mask_b & 0x1) << 31));
180*91f16700Schasinglulu 
181*91f16700Schasinglulu 	/* SPM_SRC2_MASK */
182*91f16700Schasinglulu 	mmio_write_32(SPM_SRC2_MASK,
183*91f16700Schasinglulu 		      ((pwrctrl->reg_msdc0_srcclkena_mask_b & 0x1) << 0) |
184*91f16700Schasinglulu 		      ((pwrctrl->reg_msdc0_infra_req_mask_b & 0x1) << 1) |
185*91f16700Schasinglulu 		      ((pwrctrl->reg_msdc0_apsrc_req_mask_b & 0x1) << 2) |
186*91f16700Schasinglulu 		      ((pwrctrl->reg_msdc0_vrf18_req_mask_b & 0x1) << 3) |
187*91f16700Schasinglulu 		      ((pwrctrl->reg_msdc0_ddr_en_mask_b & 0x1) << 4) |
188*91f16700Schasinglulu 		      ((pwrctrl->reg_msdc1_srcclkena_mask_b & 0x1) << 5) |
189*91f16700Schasinglulu 		      ((pwrctrl->reg_msdc1_infra_req_mask_b & 0x1) << 6) |
190*91f16700Schasinglulu 		      ((pwrctrl->reg_msdc1_apsrc_req_mask_b & 0x1) << 7) |
191*91f16700Schasinglulu 		      ((pwrctrl->reg_msdc1_vrf18_req_mask_b & 0x1) << 8) |
192*91f16700Schasinglulu 		      ((pwrctrl->reg_msdc1_ddr_en_mask_b & 0x1) << 9) |
193*91f16700Schasinglulu 		      ((pwrctrl->reg_msdc2_srcclkena_mask_b & 0x1) << 10) |
194*91f16700Schasinglulu 		      ((pwrctrl->reg_msdc2_infra_req_mask_b & 0x1) << 11) |
195*91f16700Schasinglulu 		      ((pwrctrl->reg_msdc2_apsrc_req_mask_b & 0x1) << 12) |
196*91f16700Schasinglulu 		      ((pwrctrl->reg_msdc2_vrf18_req_mask_b & 0x1) << 13) |
197*91f16700Schasinglulu 		      ((pwrctrl->reg_msdc2_ddr_en_mask_b & 0x1) << 14) |
198*91f16700Schasinglulu 		      ((pwrctrl->reg_ufs_srcclkena_mask_b & 0x1) << 15) |
199*91f16700Schasinglulu 		      ((pwrctrl->reg_ufs_infra_req_mask_b & 0x1) << 16) |
200*91f16700Schasinglulu 		      ((pwrctrl->reg_ufs_apsrc_req_mask_b & 0x1) << 17) |
201*91f16700Schasinglulu 		      ((pwrctrl->reg_ufs_vrf18_req_mask_b & 0x1) << 18) |
202*91f16700Schasinglulu 		      ((pwrctrl->reg_ufs_ddr_en_mask_b & 0x1) << 19) |
203*91f16700Schasinglulu 		      ((pwrctrl->reg_usb_srcclkena_mask_b & 0x1) << 20) |
204*91f16700Schasinglulu 		      ((pwrctrl->reg_usb_infra_req_mask_b & 0x1) << 21) |
205*91f16700Schasinglulu 		      ((pwrctrl->reg_usb_apsrc_req_mask_b & 0x1) << 22) |
206*91f16700Schasinglulu 		      ((pwrctrl->reg_usb_vrf18_req_mask_b & 0x1) << 23) |
207*91f16700Schasinglulu 		      ((pwrctrl->reg_usb_ddr_en_mask_b & 0x1) << 24) |
208*91f16700Schasinglulu 		      ((pwrctrl->reg_pextp_p0_srcclkena_mask_b & 0x1) << 25) |
209*91f16700Schasinglulu 		      ((pwrctrl->reg_pextp_p0_infra_req_mask_b & 0x1) << 26) |
210*91f16700Schasinglulu 		      ((pwrctrl->reg_pextp_p0_apsrc_req_mask_b & 0x1) << 27) |
211*91f16700Schasinglulu 		      ((pwrctrl->reg_pextp_p0_vrf18_req_mask_b & 0x1) << 28) |
212*91f16700Schasinglulu 		      ((pwrctrl->reg_pextp_p0_ddr_en_mask_b & 0x1) << 29));
213*91f16700Schasinglulu 
214*91f16700Schasinglulu 	/* SPM_SRC3_MASK */
215*91f16700Schasinglulu 	mmio_write_32(SPM_SRC3_MASK,
216*91f16700Schasinglulu 		      ((pwrctrl->reg_pextp_p1_srcclkena_mask_b & 0x1) << 0) |
217*91f16700Schasinglulu 		      ((pwrctrl->reg_pextp_p1_infra_req_mask_b & 0x1) << 1) |
218*91f16700Schasinglulu 		      ((pwrctrl->reg_pextp_p1_apsrc_req_mask_b & 0x1) << 2) |
219*91f16700Schasinglulu 		      ((pwrctrl->reg_pextp_p1_vrf18_req_mask_b & 0x1) << 3) |
220*91f16700Schasinglulu 		      ((pwrctrl->reg_pextp_p1_ddr_en_mask_b & 0x1) << 4) |
221*91f16700Schasinglulu 		      ((pwrctrl->reg_gce0_infra_req_mask_b & 0x1) << 5) |
222*91f16700Schasinglulu 		      ((pwrctrl->reg_gce0_apsrc_req_mask_b & 0x1) << 6) |
223*91f16700Schasinglulu 		      ((pwrctrl->reg_gce0_vrf18_req_mask_b & 0x1) << 7) |
224*91f16700Schasinglulu 		      ((pwrctrl->reg_gce0_ddr_en_mask_b & 0x1) << 8) |
225*91f16700Schasinglulu 		      ((pwrctrl->reg_gce1_infra_req_mask_b & 0x1) << 9) |
226*91f16700Schasinglulu 		      ((pwrctrl->reg_gce1_apsrc_req_mask_b & 0x1) << 10) |
227*91f16700Schasinglulu 		      ((pwrctrl->reg_gce1_vrf18_req_mask_b & 0x1) << 11) |
228*91f16700Schasinglulu 		      ((pwrctrl->reg_gce1_ddr_en_mask_b & 0x1) << 12) |
229*91f16700Schasinglulu 		      ((pwrctrl->reg_spm_srcclkena_reserved_mask_b & 0x1) << 13) |
230*91f16700Schasinglulu 		      ((pwrctrl->reg_spm_infra_req_reserved_mask_b & 0x1) << 14) |
231*91f16700Schasinglulu 		      ((pwrctrl->reg_spm_apsrc_req_reserved_mask_b & 0x1) << 15) |
232*91f16700Schasinglulu 		      ((pwrctrl->reg_spm_vrf18_req_reserved_mask_b & 0x1) << 16) |
233*91f16700Schasinglulu 		      ((pwrctrl->reg_spm_ddr_en_reserved_mask_b & 0x1) << 17) |
234*91f16700Schasinglulu 		      ((pwrctrl->reg_disp0_ddr_en_mask_b & 0x1) << 18) |
235*91f16700Schasinglulu 		      ((pwrctrl->reg_disp0_ddr_en_mask_b & 0x1) << 19) |
236*91f16700Schasinglulu 		      ((pwrctrl->reg_disp1_apsrc_req_mask_b & 0x1) << 20) |
237*91f16700Schasinglulu 		      ((pwrctrl->reg_disp1_ddr_en_mask_b & 0x1) << 21) |
238*91f16700Schasinglulu 		      ((pwrctrl->reg_disp2_apsrc_req_mask_b & 0x1) << 22) |
239*91f16700Schasinglulu 		      ((pwrctrl->reg_disp2_ddr_en_mask_b & 0x1) << 23) |
240*91f16700Schasinglulu 		      ((pwrctrl->reg_disp3_apsrc_req_mask_b & 0x1) << 24) |
241*91f16700Schasinglulu 		      ((pwrctrl->reg_disp3_ddr_en_mask_b & 0x1) << 25) |
242*91f16700Schasinglulu 		      ((pwrctrl->reg_infrasys_apsrc_req_mask_b & 0x1) << 26) |
243*91f16700Schasinglulu 		      ((pwrctrl->reg_infrasys_ddr_en_mask_b & 0x1) << 27));
244*91f16700Schasinglulu 
245*91f16700Schasinglulu 	/* SPM_SRC4_MASK */
246*91f16700Schasinglulu 	mmio_write_32(SPM_SRC4_MASK,
247*91f16700Schasinglulu 		      ((pwrctrl->reg_mcusys_merge_apsrc_req_mask_b & 0x1ff) << 0) |
248*91f16700Schasinglulu 		      ((pwrctrl->reg_mcusys_merge_ddr_en_mask_b & 0x1ff) << 9) |
249*91f16700Schasinglulu 		      ((pwrctrl->reg_dramc_md32_infra_req_mask_b & 0x3) << 18) |
250*91f16700Schasinglulu 		      ((pwrctrl->reg_dramc_md32_vrf18_req_mask_b & 0x3) << 20) |
251*91f16700Schasinglulu 		      ((pwrctrl->reg_dramc_md32_ddr_en_mask_b & 0x3) << 22) |
252*91f16700Schasinglulu 		      ((pwrctrl->reg_dvfsrc_event_trigger_mask_b & 0x1) << 24));
253*91f16700Schasinglulu 
254*91f16700Schasinglulu 	/* SPM_WAKEUP_EVENT_MASK */
255*91f16700Schasinglulu 	mmio_write_32(SPM_WAKEUP_EVENT_MASK,
256*91f16700Schasinglulu 		      ((pwrctrl->reg_wakeup_event_mask & 0xffffffff) << 0));
257*91f16700Schasinglulu 
258*91f16700Schasinglulu 	/* SPM_WAKEUP_EVENT_EXT_MASK */
259*91f16700Schasinglulu 	mmio_write_32(SPM_WAKEUP_EVENT_EXT_MASK,
260*91f16700Schasinglulu 		      ((pwrctrl->reg_ext_wakeup_event_mask & 0xffffffff) << 0));
261*91f16700Schasinglulu }
262*91f16700Schasinglulu 
263*91f16700Schasinglulu void __spm_set_wakeup_event(const struct pwr_ctrl *pwrctrl)
264*91f16700Schasinglulu {
265*91f16700Schasinglulu 	unsigned int val, mask;
266*91f16700Schasinglulu 
267*91f16700Schasinglulu 	/* toggle event counter clear */
268*91f16700Schasinglulu 	mmio_setbits_32(PCM_CON1, SPM_REGWR_CFG_KEY | SPM_EVENT_COUNTER_CLR_LSB);
269*91f16700Schasinglulu 	/* toggle for reset SYS TIMER start point */
270*91f16700Schasinglulu 	mmio_setbits_32(SYS_TIMER_CON, SYS_TIMER_START_EN_LSB);
271*91f16700Schasinglulu 
272*91f16700Schasinglulu 	if (pwrctrl->timer_val_cust == 0U) {
273*91f16700Schasinglulu 		val = (pwrctrl->timer_val != 0U) ? pwrctrl->timer_val : PCM_TIMER_MAX;
274*91f16700Schasinglulu 	} else {
275*91f16700Schasinglulu 		val = pwrctrl->timer_val_cust;
276*91f16700Schasinglulu 	}
277*91f16700Schasinglulu 
278*91f16700Schasinglulu 	mmio_write_32(PCM_TIMER_VAL, val);
279*91f16700Schasinglulu 	mmio_setbits_32(PCM_CON1, SPM_REGWR_CFG_KEY | RG_PCM_TIMER_EN_LSB);
280*91f16700Schasinglulu 
281*91f16700Schasinglulu 	/* unmask AP wakeup source */
282*91f16700Schasinglulu 	if (pwrctrl->wake_src_cust == 0U) {
283*91f16700Schasinglulu 		mask = pwrctrl->wake_src;
284*91f16700Schasinglulu 	} else {
285*91f16700Schasinglulu 		mask = pwrctrl->wake_src_cust;
286*91f16700Schasinglulu 	}
287*91f16700Schasinglulu 
288*91f16700Schasinglulu 	mmio_write_32(SPM_WAKEUP_EVENT_MASK, ~mask);
289*91f16700Schasinglulu 
290*91f16700Schasinglulu 	/* unmask SPM ISR (keep TWAM setting) */
291*91f16700Schasinglulu 	mmio_setbits_32(SPM_IRQ_MASK, ISRM_RET_IRQ_AUX);
292*91f16700Schasinglulu 
293*91f16700Schasinglulu 	/* toggle event counter clear */
294*91f16700Schasinglulu 	mmio_clrsetbits_32(PCM_CON1, SPM_EVENT_COUNTER_CLR_LSB, SPM_REGWR_CFG_KEY);
295*91f16700Schasinglulu 	/* toggle for reset SYS TIMER start point */
296*91f16700Schasinglulu 	mmio_clrbits_32(SYS_TIMER_CON, SYS_TIMER_START_EN_LSB);
297*91f16700Schasinglulu }
298*91f16700Schasinglulu 
299*91f16700Schasinglulu void __spm_set_pcm_flags(struct pwr_ctrl *pwrctrl)
300*91f16700Schasinglulu {
301*91f16700Schasinglulu 	/* set PCM flags and data */
302*91f16700Schasinglulu 	if (pwrctrl->pcm_flags_cust_clr != 0U) {
303*91f16700Schasinglulu 		pwrctrl->pcm_flags &= ~pwrctrl->pcm_flags_cust_clr;
304*91f16700Schasinglulu 	}
305*91f16700Schasinglulu 	if (pwrctrl->pcm_flags_cust_set != 0U) {
306*91f16700Schasinglulu 		pwrctrl->pcm_flags |= pwrctrl->pcm_flags_cust_set;
307*91f16700Schasinglulu 	}
308*91f16700Schasinglulu 	if (pwrctrl->pcm_flags1_cust_clr != 0U) {
309*91f16700Schasinglulu 		pwrctrl->pcm_flags1 &= ~pwrctrl->pcm_flags1_cust_clr;
310*91f16700Schasinglulu 	}
311*91f16700Schasinglulu 	if (pwrctrl->pcm_flags1_cust_set != 0U) {
312*91f16700Schasinglulu 		pwrctrl->pcm_flags1 |= pwrctrl->pcm_flags1_cust_set;
313*91f16700Schasinglulu 	}
314*91f16700Schasinglulu 
315*91f16700Schasinglulu 	mmio_write_32(SPM_SW_FLAG_0, pwrctrl->pcm_flags);
316*91f16700Schasinglulu 
317*91f16700Schasinglulu 	mmio_write_32(SPM_SW_FLAG_1, pwrctrl->pcm_flags1);
318*91f16700Schasinglulu 
319*91f16700Schasinglulu 	mmio_write_32(SPM_SW_RSV_7, pwrctrl->pcm_flags);
320*91f16700Schasinglulu 
321*91f16700Schasinglulu 	mmio_write_32(SPM_SW_RSV_8, pwrctrl->pcm_flags1);
322*91f16700Schasinglulu }
323*91f16700Schasinglulu 
324*91f16700Schasinglulu void __spm_get_wakeup_status(struct wake_status *wakesta, unsigned int ext_status)
325*91f16700Schasinglulu {
326*91f16700Schasinglulu 	/* get wakeup event */
327*91f16700Schasinglulu 	wakesta->tr.comm.r12 = mmio_read_32(SPM_BK_WAKE_EVENT);	/* backup of PCM_REG12_DATA */
328*91f16700Schasinglulu 	wakesta->r12_ext = mmio_read_32(SPM_WAKEUP_EXT_STA);
329*91f16700Schasinglulu 	wakesta->tr.comm.raw_sta = mmio_read_32(SPM_WAKEUP_STA);
330*91f16700Schasinglulu 	wakesta->raw_ext_sta = mmio_read_32(SPM_WAKEUP_EXT_STA);
331*91f16700Schasinglulu 	wakesta->md32pcm_wakeup_sta = mmio_read_32(MD32PCM_WAKEUP_STA);
332*91f16700Schasinglulu 	wakesta->md32pcm_event_sta = mmio_read_32(MD32PCM_EVENT_STA);
333*91f16700Schasinglulu 	wakesta->wake_misc = mmio_read_32(SPM_BK_WAKE_MISC);	/* backup of SPM_WAKEUP_MISC */
334*91f16700Schasinglulu 
335*91f16700Schasinglulu 	/* get sleep time */
336*91f16700Schasinglulu 	wakesta->tr.comm.timer_out =
337*91f16700Schasinglulu 		mmio_read_32(SPM_BK_PCM_TIMER);	/* backup of PCM_TIMER_OUT */
338*91f16700Schasinglulu 
339*91f16700Schasinglulu 	/* get other SYS and co-clock status */
340*91f16700Schasinglulu 	wakesta->tr.comm.r13 = mmio_read_32(PCM_REG13_DATA);
341*91f16700Schasinglulu 	wakesta->idle_sta = mmio_read_32(SUBSYS_IDLE_STA);
342*91f16700Schasinglulu 	wakesta->tr.comm.req_sta0 = mmio_read_32(SRC_REQ_STA_0);
343*91f16700Schasinglulu 	wakesta->tr.comm.req_sta1 = mmio_read_32(SRC_REQ_STA_1);
344*91f16700Schasinglulu 	wakesta->tr.comm.req_sta2 = mmio_read_32(SRC_REQ_STA_2);
345*91f16700Schasinglulu 	wakesta->tr.comm.req_sta3 = mmio_read_32(SRC_REQ_STA_3);
346*91f16700Schasinglulu 	wakesta->tr.comm.req_sta4 = mmio_read_32(SRC_REQ_STA_4);
347*91f16700Schasinglulu 
348*91f16700Schasinglulu 	/* get debug flag for PCM execution check */
349*91f16700Schasinglulu 	wakesta->tr.comm.debug_flag = mmio_read_32(PCM_WDT_LATCH_SPARE_0);
350*91f16700Schasinglulu 	wakesta->tr.comm.debug_flag1 = mmio_read_32(PCM_WDT_LATCH_SPARE_1);
351*91f16700Schasinglulu 
352*91f16700Schasinglulu 	if ((ext_status & SPM_INTERNAL_STATUS_HW_S1) != 0U) {
353*91f16700Schasinglulu 		wakesta->tr.comm.debug_flag |= (SPM_DBG_DEBUG_IDX_DDREN_WAKE |
354*91f16700Schasinglulu 						SPM_DBG_DEBUG_IDX_DDREN_SLEEP);
355*91f16700Schasinglulu 		mmio_write_32(PCM_WDT_LATCH_SPARE_0, wakesta->tr.comm.debug_flag);
356*91f16700Schasinglulu 	}
357*91f16700Schasinglulu 
358*91f16700Schasinglulu 	/* get backup SW flag status */
359*91f16700Schasinglulu 	wakesta->tr.comm.b_sw_flag0 = mmio_read_32(SPM_SW_RSV_7);	/* SPM_SW_RSV_7 */
360*91f16700Schasinglulu 	wakesta->tr.comm.b_sw_flag1 = mmio_read_32(SPM_SW_RSV_8);	/* SPM_SW_RSV_8 */
361*91f16700Schasinglulu 
362*91f16700Schasinglulu 	/* record below spm info for debug */
363*91f16700Schasinglulu 	wakesta->src_req = mmio_read_32(SPM_SRC_REQ);
364*91f16700Schasinglulu 
365*91f16700Schasinglulu 	/* get HW CG check status */
366*91f16700Schasinglulu 	wakesta->cg_check_sta = mmio_read_32(SPM_CG_CHECK_STA);
367*91f16700Schasinglulu 
368*91f16700Schasinglulu 	wakesta->rt_req_sta0 = mmio_read_32(SPM_SW_RSV_2);
369*91f16700Schasinglulu 	wakesta->rt_req_sta1 = mmio_read_32(SPM_SW_RSV_3);
370*91f16700Schasinglulu 	wakesta->rt_req_sta2 = mmio_read_32(SPM_SW_RSV_4);
371*91f16700Schasinglulu 	wakesta->rt_req_sta3 = mmio_read_32(SPM_SW_RSV_5);
372*91f16700Schasinglulu 	wakesta->rt_req_sta4 = mmio_read_32(SPM_SW_RSV_6);
373*91f16700Schasinglulu 
374*91f16700Schasinglulu 	/* get ISR status */
375*91f16700Schasinglulu 	wakesta->isr = mmio_read_32(SPM_IRQ_STA);
376*91f16700Schasinglulu 
377*91f16700Schasinglulu 	/* get SW flag status */
378*91f16700Schasinglulu 	wakesta->sw_flag0 = mmio_read_32(SPM_SW_FLAG_0);
379*91f16700Schasinglulu 	wakesta->sw_flag1 = mmio_read_32(SPM_SW_FLAG_1);
380*91f16700Schasinglulu 
381*91f16700Schasinglulu 	/* get CLK SETTLE */
382*91f16700Schasinglulu 	wakesta->clk_settle = mmio_read_32(SPM_CLK_SETTLE);
383*91f16700Schasinglulu 
384*91f16700Schasinglulu 	/* check abort */
385*91f16700Schasinglulu 	wakesta->is_abort = wakesta->tr.comm.debug_flag & DEBUG_ABORT_MASK;
386*91f16700Schasinglulu 	wakesta->is_abort |= wakesta->tr.comm.debug_flag1 & DEBUG_ABORT_MASK_1;
387*91f16700Schasinglulu }
388*91f16700Schasinglulu 
389*91f16700Schasinglulu void __spm_clean_after_wakeup(void)
390*91f16700Schasinglulu {
391*91f16700Schasinglulu 	/*
392*91f16700Schasinglulu 	 * Copy SPM_WAKEUP_STA to SPM_BK_WAKE_EVENT before clear SPM_WAKEUP_STA
393*91f16700Schasinglulu 	 *
394*91f16700Schasinglulu 	 * CPU dormant driver @kernel will copy edge-trig IRQ pending
395*91f16700Schasinglulu 	 * (recorded @SPM_BK_WAKE_EVENT) to GIC
396*91f16700Schasinglulu 	 */
397*91f16700Schasinglulu 	mmio_write_32(SPM_BK_WAKE_EVENT, mmio_read_32(SPM_WAKEUP_STA) |
398*91f16700Schasinglulu 		      mmio_read_32(SPM_BK_WAKE_EVENT));
399*91f16700Schasinglulu 
400*91f16700Schasinglulu 	/* clean CPU wakeup event */
401*91f16700Schasinglulu 	mmio_write_32(SPM_CPU_WAKEUP_EVENT, 0U);
402*91f16700Schasinglulu 
403*91f16700Schasinglulu 	/* clean wakeup event raw status (for edge trigger event) */
404*91f16700Schasinglulu 	mmio_write_32(SPM_WAKEUP_EVENT_MASK, 0xefffffff);	/* bit[28] for cpu wake up event */
405*91f16700Schasinglulu 
406*91f16700Schasinglulu 	/* clean ISR status (except TWAM) */
407*91f16700Schasinglulu 	mmio_setbits_32(SPM_IRQ_MASK,  ISRM_ALL_EXC_TWAM);
408*91f16700Schasinglulu 	mmio_write_32(SPM_IRQ_STA, ISRC_ALL_EXC_TWAM);
409*91f16700Schasinglulu 	mmio_write_32(SPM_SWINT_CLR, PCM_SW_INT_ALL);
410*91f16700Schasinglulu }
411*91f16700Schasinglulu 
412*91f16700Schasinglulu void __spm_set_pcm_wdt(int en)
413*91f16700Schasinglulu {
414*91f16700Schasinglulu 	/* enable PCM WDT (normal mode) to start count if needed */
415*91f16700Schasinglulu 	if (en != 0) {
416*91f16700Schasinglulu 		mmio_clrsetbits_32(PCM_CON1, RG_PCM_WDT_WAKE_LSB, SPM_REGWR_CFG_KEY);
417*91f16700Schasinglulu 
418*91f16700Schasinglulu 		if (mmio_read_32(PCM_TIMER_VAL) > PCM_TIMER_MAX) {
419*91f16700Schasinglulu 			mmio_write_32(PCM_TIMER_VAL, PCM_TIMER_MAX);
420*91f16700Schasinglulu 		}
421*91f16700Schasinglulu 		mmio_write_32(PCM_WDT_VAL, mmio_read_32(PCM_TIMER_VAL) + PCM_WDT_TIMEOUT);
422*91f16700Schasinglulu 		mmio_setbits_32(PCM_CON1, SPM_REGWR_CFG_KEY | RG_PCM_WDT_EN_LSB);
423*91f16700Schasinglulu 	} else {
424*91f16700Schasinglulu 		mmio_clrsetbits_32(PCM_CON1, RG_PCM_WDT_EN_LSB, SPM_REGWR_CFG_KEY);
425*91f16700Schasinglulu 	}
426*91f16700Schasinglulu }
427*91f16700Schasinglulu 
428*91f16700Schasinglulu void __spm_send_cpu_wakeup_event(void)
429*91f16700Schasinglulu {
430*91f16700Schasinglulu 	mmio_write_32(SPM_CPU_WAKEUP_EVENT, 1);
431*91f16700Schasinglulu 	/* SPM will clear SPM_CPU_WAKEUP_EVENT */
432*91f16700Schasinglulu }
433*91f16700Schasinglulu 
434*91f16700Schasinglulu void __spm_ext_int_wakeup_req_clr(void)
435*91f16700Schasinglulu {
436*91f16700Schasinglulu 	mmio_write_32(EXT_INT_WAKEUP_REQ_CLR, mmio_read_32(ROOT_CPUTOP_ADDR));
437*91f16700Schasinglulu 
438*91f16700Schasinglulu 	/* clear spm2mcupm wakeup interrupt status */
439*91f16700Schasinglulu 	mmio_write_32(SPM2CPUEB_CON, 0);
440*91f16700Schasinglulu }
441*91f16700Schasinglulu 
442*91f16700Schasinglulu void __spm_clean_before_wfi(void)
443*91f16700Schasinglulu {
444*91f16700Schasinglulu }
445*91f16700Schasinglulu 
446*91f16700Schasinglulu void __spm_hw_s1_state_monitor(int en, unsigned int *status)
447*91f16700Schasinglulu {
448*91f16700Schasinglulu 	unsigned int reg;
449*91f16700Schasinglulu 
450*91f16700Schasinglulu 	if (en != 0) {
451*91f16700Schasinglulu 		mmio_clrsetbits_32(SPM_ACK_CHK_CON_3, SPM_ACK_CHK_3_CON_CLR_ALL,
452*91f16700Schasinglulu 				   SPM_ACK_CHK_3_CON_EN);
453*91f16700Schasinglulu 	} else {
454*91f16700Schasinglulu 		reg = mmio_read_32(SPM_ACK_CHK_CON_3);
455*91f16700Schasinglulu 
456*91f16700Schasinglulu 		if ((reg & SPM_ACK_CHK_3_CON_RESULT) != 0U) {
457*91f16700Schasinglulu 			if (status != NULL) {
458*91f16700Schasinglulu 				*status |= SPM_INTERNAL_STATUS_HW_S1;
459*91f16700Schasinglulu 			}
460*91f16700Schasinglulu 		}
461*91f16700Schasinglulu 
462*91f16700Schasinglulu 		mmio_clrsetbits_32(SPM_ACK_CHK_CON_3, SPM_ACK_CHK_3_CON_EN,
463*91f16700Schasinglulu 				   (SPM_ACK_CHK_3_CON_HW_MODE_TRIG | SPM_ACK_CHK_3_CON_CLR_ALL));
464*91f16700Schasinglulu 	}
465*91f16700Schasinglulu }
466