1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (c) 2023, MediaTek Inc. All rights reserved. 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu */ 6*91f16700Schasinglulu 7*91f16700Schasinglulu #include <stddef.h> 8*91f16700Schasinglulu #include <stdio.h> 9*91f16700Schasinglulu #include <string.h> 10*91f16700Schasinglulu #include <common/debug.h> 11*91f16700Schasinglulu #include <lib/mmio.h> 12*91f16700Schasinglulu #include <drivers/spm/mt_spm_resource_req.h> 13*91f16700Schasinglulu #include <lib/pm/mtk_pm.h> 14*91f16700Schasinglulu #include <lpm/mt_lp_api.h> 15*91f16700Schasinglulu 16*91f16700Schasinglulu #include <mt_spm.h> 17*91f16700Schasinglulu #include <mt_spm_conservation.h> 18*91f16700Schasinglulu #include <mt_spm_idle.h> 19*91f16700Schasinglulu #include <mt_spm_internal.h> 20*91f16700Schasinglulu #include <mt_spm_reg.h> 21*91f16700Schasinglulu 22*91f16700Schasinglulu #define SPM_BYPASS_SYSPWREQ_GENERIC (1) 23*91f16700Schasinglulu 24*91f16700Schasinglulu #define __WAKE_SRC_FOR_IDLE_COMMON__ ( \ 25*91f16700Schasinglulu (R12_PCM_TIMER) | \ 26*91f16700Schasinglulu (R12_KP_IRQ_B) | \ 27*91f16700Schasinglulu (R12_APWDT_EVENT_B) | \ 28*91f16700Schasinglulu (R12_APXGPT1_EVENT_B) | \ 29*91f16700Schasinglulu (R12_MSDC_WAKEUP_B) | \ 30*91f16700Schasinglulu (R12_EINT_EVENT_B) | \ 31*91f16700Schasinglulu (R12_SBD_INTR_WAKEUP_B) | \ 32*91f16700Schasinglulu (R12_SSPM2SPM_WAKEUP_B) | \ 33*91f16700Schasinglulu (R12_SCP2SPM_WAKEUP_B) | \ 34*91f16700Schasinglulu (R12_ADSP2SPM_WAKEUP_B) | \ 35*91f16700Schasinglulu (R12_USBX_CDSC_B) | \ 36*91f16700Schasinglulu (R12_USBX_POWERDWN_B) | \ 37*91f16700Schasinglulu (R12_SYS_TIMER_EVENT_B) | \ 38*91f16700Schasinglulu (R12_EINT_EVENT_SECURE_B) | \ 39*91f16700Schasinglulu (R12_ECE_INT_HDMI_B) | \ 40*91f16700Schasinglulu (R12_AFE_IRQ_MCU_B) | \ 41*91f16700Schasinglulu (R12_SYS_CIRQ_IRQ_B) | \ 42*91f16700Schasinglulu (R12_PCIE_WAKEUPEVENT_B) | \ 43*91f16700Schasinglulu (R12_SPM_CPU_WAKEUPEVENT_B) | \ 44*91f16700Schasinglulu (R12_APUSYS_WAKE_HOST_B)) 45*91f16700Schasinglulu 46*91f16700Schasinglulu #if defined(CFG_MICROTRUST_TEE_SUPPORT) 47*91f16700Schasinglulu #define WAKE_SRC_FOR_IDLE (__WAKE_SRC_FOR_IDLE_COMMON__) 48*91f16700Schasinglulu #else 49*91f16700Schasinglulu #define WAKE_SRC_FOR_IDLE (__WAKE_SRC_FOR_IDLE_COMMON__ | R12_SEJ_EVENT_B) 50*91f16700Schasinglulu #endif 51*91f16700Schasinglulu 52*91f16700Schasinglulu static struct pwr_ctrl idle_spm_pwr = { 53*91f16700Schasinglulu .wake_src = WAKE_SRC_FOR_IDLE, 54*91f16700Schasinglulu 55*91f16700Schasinglulu /* SPM_AP_STANDBY_CON */ 56*91f16700Schasinglulu /* [0] */ 57*91f16700Schasinglulu .reg_wfi_op = 0, 58*91f16700Schasinglulu /* [1] */ 59*91f16700Schasinglulu .reg_wfi_type = 0, 60*91f16700Schasinglulu /* [2] */ 61*91f16700Schasinglulu .reg_mp0_cputop_idle_mask = 0, 62*91f16700Schasinglulu /* [3] */ 63*91f16700Schasinglulu .reg_mp1_cputop_idle_mask = 0, 64*91f16700Schasinglulu /* [4] */ 65*91f16700Schasinglulu .reg_mcusys_idle_mask = 0, 66*91f16700Schasinglulu /* [25] */ 67*91f16700Schasinglulu .reg_md_apsrc_1_sel = 0, 68*91f16700Schasinglulu /* [26] */ 69*91f16700Schasinglulu .reg_md_apsrc_0_sel = 0, 70*91f16700Schasinglulu /* [29] */ 71*91f16700Schasinglulu .reg_conn_apsrc_sel = 0, 72*91f16700Schasinglulu 73*91f16700Schasinglulu /* SPM_SRC_REQ */ 74*91f16700Schasinglulu /* [0] */ 75*91f16700Schasinglulu .reg_spm_apsrc_req = 0, 76*91f16700Schasinglulu /* [1] */ 77*91f16700Schasinglulu .reg_spm_f26m_req = 0, 78*91f16700Schasinglulu /* [3] */ 79*91f16700Schasinglulu .reg_spm_infra_req = 0, 80*91f16700Schasinglulu /* [4] */ 81*91f16700Schasinglulu .reg_spm_vrf18_req = 0, 82*91f16700Schasinglulu /* [7] */ 83*91f16700Schasinglulu .reg_spm_ddr_en_req = 0, 84*91f16700Schasinglulu /* [8] */ 85*91f16700Schasinglulu .reg_spm_dvfs_req = 0, 86*91f16700Schasinglulu /* [9] */ 87*91f16700Schasinglulu .reg_spm_sw_mailbox_req = 0, 88*91f16700Schasinglulu /* [10] */ 89*91f16700Schasinglulu .reg_spm_sspm_mailbox_req = 0, 90*91f16700Schasinglulu /* [11] */ 91*91f16700Schasinglulu .reg_spm_adsp_mailbox_req = 0, 92*91f16700Schasinglulu /* [12] */ 93*91f16700Schasinglulu .reg_spm_scp_mailbox_req = 0, 94*91f16700Schasinglulu 95*91f16700Schasinglulu /* SPM_SRC_MASK */ 96*91f16700Schasinglulu /* [0] */ 97*91f16700Schasinglulu .reg_sspm_srcclkena_0_mask_b = 1, 98*91f16700Schasinglulu /* [1] */ 99*91f16700Schasinglulu .reg_sspm_infra_req_0_mask_b = 1, 100*91f16700Schasinglulu /* [2] */ 101*91f16700Schasinglulu .reg_sspm_apsrc_req_0_mask_b = 1, 102*91f16700Schasinglulu /* [3] */ 103*91f16700Schasinglulu .reg_sspm_vrf18_req_0_mask_b = 1, 104*91f16700Schasinglulu /* [4] */ 105*91f16700Schasinglulu .reg_sspm_ddr_en_0_mask_b = 1, 106*91f16700Schasinglulu /* [5] */ 107*91f16700Schasinglulu .reg_scp_srcclkena_mask_b = 1, 108*91f16700Schasinglulu /* [6] */ 109*91f16700Schasinglulu .reg_scp_infra_req_mask_b = 1, 110*91f16700Schasinglulu /* [7] */ 111*91f16700Schasinglulu .reg_scp_apsrc_req_mask_b = 1, 112*91f16700Schasinglulu /* [8] */ 113*91f16700Schasinglulu .reg_scp_vrf18_req_mask_b = 1, 114*91f16700Schasinglulu /* [9] */ 115*91f16700Schasinglulu .reg_scp_ddr_en_mask_b = 1, 116*91f16700Schasinglulu /* [10] */ 117*91f16700Schasinglulu .reg_audio_dsp_srcclkena_mask_b = 1, 118*91f16700Schasinglulu /* [11] */ 119*91f16700Schasinglulu .reg_audio_dsp_infra_req_mask_b = 1, 120*91f16700Schasinglulu /* [12] */ 121*91f16700Schasinglulu .reg_audio_dsp_apsrc_req_mask_b = 1, 122*91f16700Schasinglulu /* [13] */ 123*91f16700Schasinglulu .reg_audio_dsp_vrf18_req_mask_b = 1, 124*91f16700Schasinglulu /* [14] */ 125*91f16700Schasinglulu .reg_audio_dsp_ddr_en_mask_b = 1, 126*91f16700Schasinglulu /* [15] */ 127*91f16700Schasinglulu .reg_apu_srcclkena_mask_b = 1, 128*91f16700Schasinglulu /* [16] */ 129*91f16700Schasinglulu .reg_apu_infra_req_mask_b = 1, 130*91f16700Schasinglulu /* [17] */ 131*91f16700Schasinglulu .reg_apu_apsrc_req_mask_b = 1, 132*91f16700Schasinglulu /* [18] */ 133*91f16700Schasinglulu .reg_apu_vrf18_req_mask_b = 1, 134*91f16700Schasinglulu /* [19] */ 135*91f16700Schasinglulu .reg_apu_ddr_en_mask_b = 1, 136*91f16700Schasinglulu /* [20] */ 137*91f16700Schasinglulu .reg_cpueb_srcclkena_mask_b = 1, 138*91f16700Schasinglulu /* [21] */ 139*91f16700Schasinglulu .reg_cpueb_infra_req_mask_b = 1, 140*91f16700Schasinglulu /* [22] */ 141*91f16700Schasinglulu .reg_cpueb_apsrc_req_mask_b = 1, 142*91f16700Schasinglulu /* [23] */ 143*91f16700Schasinglulu .reg_cpueb_vrf18_req_mask_b = 1, 144*91f16700Schasinglulu /* [24] */ 145*91f16700Schasinglulu .reg_cpueb_ddr_en_mask_b = 1, 146*91f16700Schasinglulu /* [25] */ 147*91f16700Schasinglulu .reg_bak_psri_srcclkena_mask_b = 0, 148*91f16700Schasinglulu /* [26] */ 149*91f16700Schasinglulu .reg_bak_psri_infra_req_mask_b = 0, 150*91f16700Schasinglulu /* [27] */ 151*91f16700Schasinglulu .reg_bak_psri_apsrc_req_mask_b = 0, 152*91f16700Schasinglulu /* [28] */ 153*91f16700Schasinglulu .reg_bak_psri_vrf18_req_mask_b = 0, 154*91f16700Schasinglulu /* [29] */ 155*91f16700Schasinglulu .reg_bak_psri_ddr_en_mask_b = 0, 156*91f16700Schasinglulu /* [30] */ 157*91f16700Schasinglulu .reg_cam_ddren_req_mask_b = 1, 158*91f16700Schasinglulu /* [31] */ 159*91f16700Schasinglulu .reg_img_ddren_req_mask_b = 1, 160*91f16700Schasinglulu 161*91f16700Schasinglulu /* SPM_SRC2_MASK */ 162*91f16700Schasinglulu /* [0] */ 163*91f16700Schasinglulu .reg_msdc0_srcclkena_mask_b = 1, 164*91f16700Schasinglulu /* [1] */ 165*91f16700Schasinglulu .reg_msdc0_infra_req_mask_b = 1, 166*91f16700Schasinglulu /* [2] */ 167*91f16700Schasinglulu .reg_msdc0_apsrc_req_mask_b = 1, 168*91f16700Schasinglulu /* [3] */ 169*91f16700Schasinglulu .reg_msdc0_vrf18_req_mask_b = 1, 170*91f16700Schasinglulu /* [4] */ 171*91f16700Schasinglulu .reg_msdc0_ddr_en_mask_b = 1, 172*91f16700Schasinglulu /* [5] */ 173*91f16700Schasinglulu .reg_msdc1_srcclkena_mask_b = 1, 174*91f16700Schasinglulu /* [6] */ 175*91f16700Schasinglulu .reg_msdc1_infra_req_mask_b = 1, 176*91f16700Schasinglulu /* [7] */ 177*91f16700Schasinglulu .reg_msdc1_apsrc_req_mask_b = 1, 178*91f16700Schasinglulu /* [8] */ 179*91f16700Schasinglulu .reg_msdc1_vrf18_req_mask_b = 1, 180*91f16700Schasinglulu /* [9] */ 181*91f16700Schasinglulu .reg_msdc1_ddr_en_mask_b = 1, 182*91f16700Schasinglulu /* [10] */ 183*91f16700Schasinglulu .reg_msdc2_srcclkena_mask_b = 1, 184*91f16700Schasinglulu /* [11] */ 185*91f16700Schasinglulu .reg_msdc2_infra_req_mask_b = 1, 186*91f16700Schasinglulu /* [12] */ 187*91f16700Schasinglulu .reg_msdc2_apsrc_req_mask_b = 1, 188*91f16700Schasinglulu /* [13] */ 189*91f16700Schasinglulu .reg_msdc2_vrf18_req_mask_b = 1, 190*91f16700Schasinglulu /* [14] */ 191*91f16700Schasinglulu .reg_msdc2_ddr_en_mask_b = 1, 192*91f16700Schasinglulu /* [15] */ 193*91f16700Schasinglulu .reg_ufs_srcclkena_mask_b = 1, 194*91f16700Schasinglulu /* [16] */ 195*91f16700Schasinglulu .reg_ufs_infra_req_mask_b = 1, 196*91f16700Schasinglulu /* [17] */ 197*91f16700Schasinglulu .reg_ufs_apsrc_req_mask_b = 1, 198*91f16700Schasinglulu /* [18] */ 199*91f16700Schasinglulu .reg_ufs_vrf18_req_mask_b = 1, 200*91f16700Schasinglulu /* [19] */ 201*91f16700Schasinglulu .reg_ufs_ddr_en_mask_b = 1, 202*91f16700Schasinglulu /* [20] */ 203*91f16700Schasinglulu .reg_usb_srcclkena_mask_b = 1, 204*91f16700Schasinglulu /* [21] */ 205*91f16700Schasinglulu .reg_usb_infra_req_mask_b = 1, 206*91f16700Schasinglulu /* [22] */ 207*91f16700Schasinglulu .reg_usb_apsrc_req_mask_b = 1, 208*91f16700Schasinglulu /* [23] */ 209*91f16700Schasinglulu .reg_usb_vrf18_req_mask_b = 1, 210*91f16700Schasinglulu /* [24] */ 211*91f16700Schasinglulu .reg_usb_ddr_en_mask_b = 1, 212*91f16700Schasinglulu /* [25] */ 213*91f16700Schasinglulu .reg_pextp_p0_srcclkena_mask_b = 1, 214*91f16700Schasinglulu /* [26] */ 215*91f16700Schasinglulu .reg_pextp_p0_infra_req_mask_b = 1, 216*91f16700Schasinglulu /* [27] */ 217*91f16700Schasinglulu .reg_pextp_p0_apsrc_req_mask_b = 1, 218*91f16700Schasinglulu /* [28] */ 219*91f16700Schasinglulu .reg_pextp_p0_vrf18_req_mask_b = 1, 220*91f16700Schasinglulu /* [29] */ 221*91f16700Schasinglulu .reg_pextp_p0_ddr_en_mask_b = 1, 222*91f16700Schasinglulu 223*91f16700Schasinglulu /* SPM_SRC3_MASK */ 224*91f16700Schasinglulu /* [0] */ 225*91f16700Schasinglulu .reg_pextp_p1_srcclkena_mask_b = 1, 226*91f16700Schasinglulu /* [1] */ 227*91f16700Schasinglulu .reg_pextp_p1_infra_req_mask_b = 1, 228*91f16700Schasinglulu /* [2] */ 229*91f16700Schasinglulu .reg_pextp_p1_apsrc_req_mask_b = 1, 230*91f16700Schasinglulu /* [3] */ 231*91f16700Schasinglulu .reg_pextp_p1_vrf18_req_mask_b = 1, 232*91f16700Schasinglulu /* [4] */ 233*91f16700Schasinglulu .reg_pextp_p1_ddr_en_mask_b = 1, 234*91f16700Schasinglulu /* [5] */ 235*91f16700Schasinglulu .reg_gce0_infra_req_mask_b = 1, 236*91f16700Schasinglulu /* [6] */ 237*91f16700Schasinglulu .reg_gce0_apsrc_req_mask_b = 1, 238*91f16700Schasinglulu /* [7] */ 239*91f16700Schasinglulu .reg_gce0_vrf18_req_mask_b = 1, 240*91f16700Schasinglulu /* [8] */ 241*91f16700Schasinglulu .reg_gce0_ddr_en_mask_b = 1, 242*91f16700Schasinglulu /* [9] */ 243*91f16700Schasinglulu .reg_gce1_infra_req_mask_b = 1, 244*91f16700Schasinglulu /* [10] */ 245*91f16700Schasinglulu .reg_gce1_apsrc_req_mask_b = 1, 246*91f16700Schasinglulu /* [11] */ 247*91f16700Schasinglulu .reg_gce1_vrf18_req_mask_b = 1, 248*91f16700Schasinglulu /* [12] */ 249*91f16700Schasinglulu .reg_gce1_ddr_en_mask_b = 1, 250*91f16700Schasinglulu /* [13] */ 251*91f16700Schasinglulu .reg_spm_srcclkena_reserved_mask_b = 1, 252*91f16700Schasinglulu /* [14] */ 253*91f16700Schasinglulu .reg_spm_infra_req_reserved_mask_b = 1, 254*91f16700Schasinglulu /* [15] */ 255*91f16700Schasinglulu .reg_spm_apsrc_req_reserved_mask_b = 1, 256*91f16700Schasinglulu /* [16] */ 257*91f16700Schasinglulu .reg_spm_vrf18_req_reserved_mask_b = 1, 258*91f16700Schasinglulu /* [17] */ 259*91f16700Schasinglulu .reg_spm_ddr_en_reserved_mask_b = 1, 260*91f16700Schasinglulu /* [18] */ 261*91f16700Schasinglulu .reg_disp0_apsrc_req_mask_b = 1, 262*91f16700Schasinglulu /* [19] */ 263*91f16700Schasinglulu .reg_disp0_ddr_en_mask_b = 1, 264*91f16700Schasinglulu /* [20] */ 265*91f16700Schasinglulu .reg_disp1_apsrc_req_mask_b = 1, 266*91f16700Schasinglulu /* [21] */ 267*91f16700Schasinglulu .reg_disp1_ddr_en_mask_b = 1, 268*91f16700Schasinglulu /* [22] */ 269*91f16700Schasinglulu .reg_disp2_apsrc_req_mask_b = 1, 270*91f16700Schasinglulu /* [23] */ 271*91f16700Schasinglulu .reg_disp2_ddr_en_mask_b = 1, 272*91f16700Schasinglulu /* [24] */ 273*91f16700Schasinglulu .reg_disp3_apsrc_req_mask_b = 1, 274*91f16700Schasinglulu /* [25] */ 275*91f16700Schasinglulu .reg_disp3_ddr_en_mask_b = 1, 276*91f16700Schasinglulu /* [26] */ 277*91f16700Schasinglulu .reg_infrasys_apsrc_req_mask_b = 0, 278*91f16700Schasinglulu /* [27] */ 279*91f16700Schasinglulu .reg_infrasys_ddr_en_mask_b = 1, 280*91f16700Schasinglulu 281*91f16700Schasinglulu /* [28] */ 282*91f16700Schasinglulu .reg_cg_check_srcclkena_mask_b = 1, 283*91f16700Schasinglulu /* [29] */ 284*91f16700Schasinglulu .reg_cg_check_apsrc_req_mask_b = 1, 285*91f16700Schasinglulu /* [30] */ 286*91f16700Schasinglulu .reg_cg_check_vrf18_req_mask_b = 1, 287*91f16700Schasinglulu /* [31] */ 288*91f16700Schasinglulu .reg_cg_check_ddr_en_mask_b = 1, 289*91f16700Schasinglulu 290*91f16700Schasinglulu /* SPM_SRC4_MASK */ 291*91f16700Schasinglulu /* [8:0] */ 292*91f16700Schasinglulu .reg_mcusys_merge_apsrc_req_mask_b = 0, 293*91f16700Schasinglulu /* [17:9] */ 294*91f16700Schasinglulu .reg_mcusys_merge_ddr_en_mask_b = 0, 295*91f16700Schasinglulu /* [19:18] */ 296*91f16700Schasinglulu .reg_dramc_md32_infra_req_mask_b = 3, 297*91f16700Schasinglulu /* [21:20] */ 298*91f16700Schasinglulu .reg_dramc_md32_vrf18_req_mask_b = 3, 299*91f16700Schasinglulu /* [23:22] */ 300*91f16700Schasinglulu .reg_dramc_md32_ddr_en_mask_b = 0, 301*91f16700Schasinglulu /* [24] */ 302*91f16700Schasinglulu .reg_dvfsrc_event_trigger_mask_b = 1, 303*91f16700Schasinglulu 304*91f16700Schasinglulu /* SPM_WAKEUP_EVENT_MASK2 */ 305*91f16700Schasinglulu /* [3:0] */ 306*91f16700Schasinglulu .reg_sc_sw2spm_wakeup_mask_b = 0, 307*91f16700Schasinglulu /* [4] */ 308*91f16700Schasinglulu .reg_sc_adsp2spm_wakeup_mask_b = 0, 309*91f16700Schasinglulu /* [8:5] */ 310*91f16700Schasinglulu .reg_sc_sspm2spm_wakeup_mask_b = 0, 311*91f16700Schasinglulu /* [9] */ 312*91f16700Schasinglulu .reg_sc_scp2spm_wakeup_mask_b = 0, 313*91f16700Schasinglulu /* [10] */ 314*91f16700Schasinglulu .reg_csyspwrup_ack_mask = 0, 315*91f16700Schasinglulu /* [11] */ 316*91f16700Schasinglulu .reg_csyspwrup_req_mask = 1, 317*91f16700Schasinglulu 318*91f16700Schasinglulu /* SPM_WAKEUP_EVENT_MASK */ 319*91f16700Schasinglulu /* [31:0] */ 320*91f16700Schasinglulu .reg_wakeup_event_mask = 0xC1282203, 321*91f16700Schasinglulu 322*91f16700Schasinglulu /* SPM_WAKEUP_EVENT_EXT_MASK */ 323*91f16700Schasinglulu /* [31:0] */ 324*91f16700Schasinglulu .reg_ext_wakeup_event_mask = 0xFFFFFFFF, 325*91f16700Schasinglulu }; 326*91f16700Schasinglulu 327*91f16700Schasinglulu struct spm_lp_scen idle_spm_lp = { 328*91f16700Schasinglulu .pwrctrl = &idle_spm_pwr, 329*91f16700Schasinglulu }; 330*91f16700Schasinglulu 331*91f16700Schasinglulu int mt_spm_idle_generic_enter(int state_id, unsigned int ext_opand, spm_idle_conduct fn) 332*91f16700Schasinglulu { 333*91f16700Schasinglulu int ret = 0; 334*91f16700Schasinglulu unsigned int src_req = 0U; 335*91f16700Schasinglulu 336*91f16700Schasinglulu if (fn != NULL) { 337*91f16700Schasinglulu fn(state_id, &idle_spm_lp, &src_req); 338*91f16700Schasinglulu } 339*91f16700Schasinglulu 340*91f16700Schasinglulu ret = spm_conservation(state_id, ext_opand, &idle_spm_lp, src_req); 341*91f16700Schasinglulu 342*91f16700Schasinglulu if (ret == 0) { 343*91f16700Schasinglulu struct mt_lp_publish_event event = { 344*91f16700Schasinglulu .id = MT_LPM_PUBEVENTS_SYS_POWER_OFF, 345*91f16700Schasinglulu .val.u32 = 0U, 346*91f16700Schasinglulu }; 347*91f16700Schasinglulu 348*91f16700Schasinglulu MT_LP_PUBLISH_EVENT(&event); 349*91f16700Schasinglulu } 350*91f16700Schasinglulu return ret; 351*91f16700Schasinglulu } 352*91f16700Schasinglulu 353*91f16700Schasinglulu void mt_spm_idle_generic_resume(int state_id, unsigned int ext_opand, 354*91f16700Schasinglulu struct wake_status **status, 355*91f16700Schasinglulu spm_idle_conduct_restore fn) 356*91f16700Schasinglulu { 357*91f16700Schasinglulu struct mt_lp_publish_event event = { 358*91f16700Schasinglulu .id = MT_LPM_PUBEVENTS_SYS_POWER_ON, 359*91f16700Schasinglulu .val.u32 = 0U, 360*91f16700Schasinglulu }; 361*91f16700Schasinglulu 362*91f16700Schasinglulu ext_opand |= (MT_SPM_EX_OP_TIME_CHECK | MT_SPM_EX_OP_TIME_OBS); 363*91f16700Schasinglulu spm_conservation_finish(state_id, ext_opand, &idle_spm_lp, status); 364*91f16700Schasinglulu 365*91f16700Schasinglulu if (spm_unlikely(fn)) { 366*91f16700Schasinglulu fn(state_id, &idle_spm_lp, *status); 367*91f16700Schasinglulu } 368*91f16700Schasinglulu MT_LP_PUBLISH_EVENT(&event); 369*91f16700Schasinglulu } 370