1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (c) 2023, MediaTek Inc. All rights reserved. 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu */ 6*91f16700Schasinglulu 7*91f16700Schasinglulu #include <common/debug.h> 8*91f16700Schasinglulu #ifndef MTK_PLAT_CIRQ_UNSUPPORT 9*91f16700Schasinglulu #include <mtk_cirq.h> 10*91f16700Schasinglulu #endif 11*91f16700Schasinglulu #include <drivers/spm/mt_spm_resource_req.h> 12*91f16700Schasinglulu #include <lib/pm/mtk_pm.h> 13*91f16700Schasinglulu #include <lpm/mt_lp_rm.h> 14*91f16700Schasinglulu #include <mt_spm.h> 15*91f16700Schasinglulu #include <mt_spm_cond.h> 16*91f16700Schasinglulu #include <mt_spm_conservation.h> 17*91f16700Schasinglulu #include <mt_spm_constraint.h> 18*91f16700Schasinglulu #include <mt_spm_idle.h> 19*91f16700Schasinglulu #include <mt_spm_internal.h> 20*91f16700Schasinglulu #include <mt_spm_notifier.h> 21*91f16700Schasinglulu #include "mt_spm_rc_api.h" 22*91f16700Schasinglulu #include "mt_spm_rc_internal.h" 23*91f16700Schasinglulu #include <mt_spm_reg.h> 24*91f16700Schasinglulu #include <mt_spm_suspend.h> 25*91f16700Schasinglulu 26*91f16700Schasinglulu #define CONSTRAINT_BUS26M_ALLOW (MT_RM_CONSTRAINT_ALLOW_CPU_BUCK_OFF | \ 27*91f16700Schasinglulu MT_RM_CONSTRAINT_ALLOW_DRAM_S0 | \ 28*91f16700Schasinglulu MT_RM_CONSTRAINT_ALLOW_DRAM_S1 | \ 29*91f16700Schasinglulu MT_RM_CONSTRAINT_ALLOW_VCORE_LP | \ 30*91f16700Schasinglulu MT_RM_CONSTRAINT_ALLOW_LVTS_STATE | \ 31*91f16700Schasinglulu MT_RM_CONSTRAINT_ALLOW_BUS26M_OFF) 32*91f16700Schasinglulu 33*91f16700Schasinglulu #define CONSTRAINT_BUS26M_PCM_FLAG (SPM_FLAG_DISABLE_INFRA_PDN | \ 34*91f16700Schasinglulu SPM_FLAG_DISABLE_VCORE_DVS | \ 35*91f16700Schasinglulu SPM_FLAG_DISABLE_VCORE_DFS | \ 36*91f16700Schasinglulu SPM_FLAG_SRAM_SLEEP_CTRL | \ 37*91f16700Schasinglulu SPM_FLAG_ENABLE_LVTS_WORKAROUND | \ 38*91f16700Schasinglulu SPM_FLAG_KEEP_CSYSPWRACK_HIGH | \ 39*91f16700Schasinglulu SPM_FLAG_DISABLE_DRAMC_MCU_SRAM_SLEEP) 40*91f16700Schasinglulu 41*91f16700Schasinglulu #define CONSTRAINT_BUS26M_PCM_FLAG1 (SPM_FLAG1_DISABLE_PWRAP_CLK_SWITCH) 42*91f16700Schasinglulu 43*91f16700Schasinglulu /* If sspm sram won't enter sleep voltage then vcore couldn't enter low power mode */ 44*91f16700Schasinglulu #if defined(MTK_PLAT_SPM_SRAM_SLP_UNSUPPORT) && SPM_SRAM_SLEEP_RC_RES_RESTRICT 45*91f16700Schasinglulu #define CONSTRAINT_BUS26M_RESOURCE_REQ (MT_SPM_26M) 46*91f16700Schasinglulu #else 47*91f16700Schasinglulu #define CONSTRAINT_BUS26M_RESOURCE_REQ (0) 48*91f16700Schasinglulu #endif 49*91f16700Schasinglulu 50*91f16700Schasinglulu static unsigned int bus26m_ext_opand; 51*91f16700Schasinglulu static unsigned int bus26m_ext_opand2; 52*91f16700Schasinglulu 53*91f16700Schasinglulu static struct mt_irqremain *refer2remain_irq; 54*91f16700Schasinglulu 55*91f16700Schasinglulu static struct mt_spm_cond_tables cond_bus26m = { 56*91f16700Schasinglulu .name = "bus26m", 57*91f16700Schasinglulu .table_cg = { 58*91f16700Schasinglulu 0xFF5DD002, /* MTCMOS1 */ 59*91f16700Schasinglulu 0x0000003C, /* MTCMOS2 */ 60*91f16700Schasinglulu 0x27AF8000, /* INFRA0 */ 61*91f16700Schasinglulu 0x22010876, /* INFRA1 */ 62*91f16700Schasinglulu 0x86000650, /* INFRA2 */ 63*91f16700Schasinglulu 0x30008020, /* INFRA3 */ 64*91f16700Schasinglulu 0x80000000, /* INFRA4 */ 65*91f16700Schasinglulu 0x01002A3B, /* PERI0 */ 66*91f16700Schasinglulu 0x00090000, /* VPPSYS0_0 */ 67*91f16700Schasinglulu 0x38FF3E69, /* VPPSYS0_1 */ 68*91f16700Schasinglulu 0xF0081450, /* VPPSYS1_0 */ 69*91f16700Schasinglulu 0x00003000, /* VPPSYS1_1 */ 70*91f16700Schasinglulu 0x00000000, /* VDOSYS0_0 */ 71*91f16700Schasinglulu 0x00000000, /* VDOSYS0_1 */ 72*91f16700Schasinglulu 0x000001FF, /* VDOSYS1_0 */ 73*91f16700Schasinglulu 0x000001E0, /* VDOSYS1_1 */ 74*91f16700Schasinglulu 0x00FB0007, /* VDOSYS1_2 */ 75*91f16700Schasinglulu }, 76*91f16700Schasinglulu .table_pll = (PLL_BIT_UNIVPLL | 77*91f16700Schasinglulu PLL_BIT_MFGPLL | 78*91f16700Schasinglulu PLL_BIT_MSDCPLL | 79*91f16700Schasinglulu PLL_BIT_TVDPLL1 | 80*91f16700Schasinglulu PLL_BIT_TVDPLL2 | 81*91f16700Schasinglulu PLL_BIT_MMPLL | 82*91f16700Schasinglulu PLL_BIT_ETHPLL | 83*91f16700Schasinglulu PLL_BIT_IMGPLL | 84*91f16700Schasinglulu PLL_BIT_APLL1 | 85*91f16700Schasinglulu PLL_BIT_APLL2 | 86*91f16700Schasinglulu PLL_BIT_APLL3 | 87*91f16700Schasinglulu PLL_BIT_APLL4 | 88*91f16700Schasinglulu PLL_BIT_APLL5), 89*91f16700Schasinglulu }; 90*91f16700Schasinglulu 91*91f16700Schasinglulu static struct mt_spm_cond_tables cond_bus26m_res = { 92*91f16700Schasinglulu .table_cg = { 0U }, 93*91f16700Schasinglulu .table_pll = 0U, 94*91f16700Schasinglulu }; 95*91f16700Schasinglulu 96*91f16700Schasinglulu static struct constraint_status status = { 97*91f16700Schasinglulu .id = MT_RM_CONSTRAINT_ID_BUS26M, 98*91f16700Schasinglulu .is_valid = (MT_SPM_RC_VALID_SW | 99*91f16700Schasinglulu MT_SPM_RC_VALID_COND_CHECK | 100*91f16700Schasinglulu MT_SPM_RC_VALID_COND_LATCH | 101*91f16700Schasinglulu MT_SPM_RC_VALID_TRACE_TIME), 102*91f16700Schasinglulu .is_cond_block = 0U, 103*91f16700Schasinglulu .enter_cnt = 0U, 104*91f16700Schasinglulu .all_pll_dump = 0U, 105*91f16700Schasinglulu .cond_res = &cond_bus26m_res, 106*91f16700Schasinglulu .residency = 0ULL, 107*91f16700Schasinglulu }; 108*91f16700Schasinglulu 109*91f16700Schasinglulu #ifdef MTK_PLAT_CIRQ_UNSUPPORT 110*91f16700Schasinglulu #define do_irqs_delivery() 111*91f16700Schasinglulu #else 112*91f16700Schasinglulu static void mt_spm_irq_remain_dump(struct mt_irqremain *irqs, 113*91f16700Schasinglulu unsigned int irq_index, 114*91f16700Schasinglulu struct wake_status *wakeup) 115*91f16700Schasinglulu { 116*91f16700Schasinglulu if ((irqs == NULL) || (wakeup == NULL)) { 117*91f16700Schasinglulu return; 118*91f16700Schasinglulu } 119*91f16700Schasinglulu 120*91f16700Schasinglulu INFO("[SPM] r12=0x%08x(0x%08x), flag=0x%08x 0x%08x 0x%08x, irq:%u(0x%08x) set pending\n", 121*91f16700Schasinglulu wakeup->tr.comm.r12, 122*91f16700Schasinglulu wakeup->md32pcm_wakeup_sta, 123*91f16700Schasinglulu wakeup->tr.comm.debug_flag, 124*91f16700Schasinglulu wakeup->tr.comm.b_sw_flag0, 125*91f16700Schasinglulu wakeup->tr.comm.b_sw_flag1, 126*91f16700Schasinglulu irqs->wakeupsrc[irq_index], 127*91f16700Schasinglulu irqs->irqs[irq_index]); 128*91f16700Schasinglulu } 129*91f16700Schasinglulu 130*91f16700Schasinglulu static void do_irqs_delivery(void) 131*91f16700Schasinglulu { 132*91f16700Schasinglulu unsigned int idx; 133*91f16700Schasinglulu struct wake_status *wakeup = NULL; 134*91f16700Schasinglulu struct mt_irqremain *irqs = refer2remain_irq; 135*91f16700Schasinglulu 136*91f16700Schasinglulu if (irqs == NULL) { 137*91f16700Schasinglulu return; 138*91f16700Schasinglulu } 139*91f16700Schasinglulu 140*91f16700Schasinglulu if (spm_conservation_get_result(&wakeup) == 0) { 141*91f16700Schasinglulu if (wakeup != NULL) { 142*91f16700Schasinglulu for (idx = 0; idx < irqs->count; idx++) { 143*91f16700Schasinglulu if (((wakeup->tr.comm.r12 & irqs->wakeupsrc[idx]) != 0U) || 144*91f16700Schasinglulu ((wakeup->tr.comm.raw_sta & irqs->wakeupsrc[idx]) != 0U)) { 145*91f16700Schasinglulu if ((irqs->wakeupsrc_cat[idx] & 146*91f16700Schasinglulu MT_IRQ_REMAIN_CAT_LOG) != 0U) { 147*91f16700Schasinglulu mt_spm_irq_remain_dump(irqs, idx, wakeup); 148*91f16700Schasinglulu } 149*91f16700Schasinglulu mt_irq_set_pending(irqs->irqs[idx]); 150*91f16700Schasinglulu } 151*91f16700Schasinglulu } 152*91f16700Schasinglulu } 153*91f16700Schasinglulu } 154*91f16700Schasinglulu } 155*91f16700Schasinglulu #endif 156*91f16700Schasinglulu 157*91f16700Schasinglulu int spm_bus26m_conduct(int state_id, struct spm_lp_scen *spm_lp, unsigned int *resource_req) 158*91f16700Schasinglulu { 159*91f16700Schasinglulu unsigned int res_req = CONSTRAINT_BUS26M_RESOURCE_REQ; 160*91f16700Schasinglulu 161*91f16700Schasinglulu if ((spm_lp == NULL) || (resource_req == NULL)) { 162*91f16700Schasinglulu return -1; 163*91f16700Schasinglulu } 164*91f16700Schasinglulu 165*91f16700Schasinglulu spm_lp->pwrctrl->pcm_flags = (uint32_t)CONSTRAINT_BUS26M_PCM_FLAG; 166*91f16700Schasinglulu spm_lp->pwrctrl->pcm_flags1 = (uint32_t)CONSTRAINT_BUS26M_PCM_FLAG1; 167*91f16700Schasinglulu 168*91f16700Schasinglulu *resource_req |= res_req; 169*91f16700Schasinglulu return 0; 170*91f16700Schasinglulu } 171*91f16700Schasinglulu 172*91f16700Schasinglulu bool spm_is_valid_rc_bus26m(unsigned int cpu, int state_id) 173*91f16700Schasinglulu { 174*91f16700Schasinglulu return (!(status.is_cond_block && (status.is_valid & MT_SPM_RC_VALID_COND_CHECK) > 0) && 175*91f16700Schasinglulu IS_MT_RM_RC_READY(status.is_valid) && 176*91f16700Schasinglulu (IS_PLAT_SUSPEND_ID(state_id) || (state_id == MT_PLAT_PWR_STATE_SYSTEM_BUS))); 177*91f16700Schasinglulu } 178*91f16700Schasinglulu 179*91f16700Schasinglulu static int update_rc_condition(int state_id, const void *val) 180*91f16700Schasinglulu { 181*91f16700Schasinglulu const struct mt_spm_cond_tables *tlb = (const struct mt_spm_cond_tables *)val; 182*91f16700Schasinglulu const struct mt_spm_cond_tables *tlb_check = 183*91f16700Schasinglulu (const struct mt_spm_cond_tables *)&cond_bus26m; 184*91f16700Schasinglulu 185*91f16700Schasinglulu if (tlb == NULL) { 186*91f16700Schasinglulu return MT_RM_STATUS_BAD; 187*91f16700Schasinglulu } 188*91f16700Schasinglulu 189*91f16700Schasinglulu status.is_cond_block = mt_spm_cond_check(state_id, tlb, tlb_check, 190*91f16700Schasinglulu (status.is_valid & MT_SPM_RC_VALID_COND_LATCH) ? 191*91f16700Schasinglulu &cond_bus26m_res : NULL); 192*91f16700Schasinglulu status.all_pll_dump = mt_spm_dump_all_pll(tlb, tlb_check, 193*91f16700Schasinglulu (status.is_valid & MT_SPM_RC_VALID_COND_LATCH) ? 194*91f16700Schasinglulu &cond_bus26m_res : NULL); 195*91f16700Schasinglulu return MT_RM_STATUS_OK; 196*91f16700Schasinglulu } 197*91f16700Schasinglulu 198*91f16700Schasinglulu static void update_rc_remain_irqs(const void *val) 199*91f16700Schasinglulu { 200*91f16700Schasinglulu refer2remain_irq = (struct mt_irqremain *)val; 201*91f16700Schasinglulu } 202*91f16700Schasinglulu 203*91f16700Schasinglulu static void update_rc_fmaudio_adsp(int type, const void *val) 204*91f16700Schasinglulu { 205*91f16700Schasinglulu int *flag = (int *)val; 206*91f16700Schasinglulu unsigned int ext_op = (type == PLAT_RC_IS_ADSP) ? 207*91f16700Schasinglulu (MT_SPM_EX_OP_SET_IS_ADSP | MT_SPM_EX_OP_SET_SUSPEND_MODE) : 208*91f16700Schasinglulu MT_SPM_EX_OP_SET_SUSPEND_MODE; 209*91f16700Schasinglulu 210*91f16700Schasinglulu if (flag == NULL) { 211*91f16700Schasinglulu return; 212*91f16700Schasinglulu } 213*91f16700Schasinglulu 214*91f16700Schasinglulu if (*flag != 0) { 215*91f16700Schasinglulu SPM_RC_BITS_SET(bus26m_ext_opand, ext_op); 216*91f16700Schasinglulu } else { 217*91f16700Schasinglulu SPM_RC_BITS_CLR(bus26m_ext_opand, ext_op); 218*91f16700Schasinglulu } 219*91f16700Schasinglulu } 220*91f16700Schasinglulu 221*91f16700Schasinglulu static void update_rc_usb_peri(const void *val) 222*91f16700Schasinglulu { 223*91f16700Schasinglulu int *flag = (int *)val; 224*91f16700Schasinglulu 225*91f16700Schasinglulu if (flag == NULL) { 226*91f16700Schasinglulu return; 227*91f16700Schasinglulu } 228*91f16700Schasinglulu 229*91f16700Schasinglulu if (*flag != 0) { 230*91f16700Schasinglulu SPM_RC_BITS_SET(bus26m_ext_opand2, MT_SPM_EX_OP_PERI_ON); 231*91f16700Schasinglulu } else { 232*91f16700Schasinglulu SPM_RC_BITS_CLR(bus26m_ext_opand2, MT_SPM_EX_OP_PERI_ON); 233*91f16700Schasinglulu } 234*91f16700Schasinglulu } 235*91f16700Schasinglulu 236*91f16700Schasinglulu static void update_rc_usb_infra(const void *val) 237*91f16700Schasinglulu { 238*91f16700Schasinglulu int *flag = (int *)val; 239*91f16700Schasinglulu 240*91f16700Schasinglulu if (flag == NULL) { 241*91f16700Schasinglulu return; 242*91f16700Schasinglulu } 243*91f16700Schasinglulu 244*91f16700Schasinglulu if (*flag != 0) { 245*91f16700Schasinglulu SPM_RC_BITS_SET(bus26m_ext_opand2, MT_SPM_EX_OP_INFRA_ON); 246*91f16700Schasinglulu } else { 247*91f16700Schasinglulu SPM_RC_BITS_CLR(bus26m_ext_opand2, MT_SPM_EX_OP_INFRA_ON); 248*91f16700Schasinglulu } 249*91f16700Schasinglulu } 250*91f16700Schasinglulu 251*91f16700Schasinglulu static void update_rc_status(const void *val) 252*91f16700Schasinglulu { 253*91f16700Schasinglulu const struct rc_common_state *st; 254*91f16700Schasinglulu 255*91f16700Schasinglulu st = (const struct rc_common_state *)val; 256*91f16700Schasinglulu 257*91f16700Schasinglulu if (st == NULL) { 258*91f16700Schasinglulu return; 259*91f16700Schasinglulu } 260*91f16700Schasinglulu 261*91f16700Schasinglulu if (st->type == CONSTRAINT_UPDATE_COND_CHECK) { 262*91f16700Schasinglulu struct mt_spm_cond_tables * const tlb = &cond_bus26m; 263*91f16700Schasinglulu 264*91f16700Schasinglulu spm_rc_condition_modifier(st->id, st->act, st->value, 265*91f16700Schasinglulu MT_RM_CONSTRAINT_ID_BUS26M, tlb); 266*91f16700Schasinglulu } else if ((st->type == CONSTRAINT_UPDATE_VALID) || 267*91f16700Schasinglulu (st->type == CONSTRAINT_RESIDNECY)) { 268*91f16700Schasinglulu spm_rc_constraint_status_set(st->id, st->type, st->act, 269*91f16700Schasinglulu MT_RM_CONSTRAINT_ID_BUS26M, 270*91f16700Schasinglulu (struct constraint_status * const)st->value, 271*91f16700Schasinglulu (struct constraint_status * const)&status); 272*91f16700Schasinglulu } else { 273*91f16700Schasinglulu INFO("[%s:%d] - Unknown type: 0x%x\n", __func__, __LINE__, st->type); 274*91f16700Schasinglulu } 275*91f16700Schasinglulu } 276*91f16700Schasinglulu 277*91f16700Schasinglulu int spm_update_rc_bus26m(int state_id, int type, const void *val) 278*91f16700Schasinglulu { 279*91f16700Schasinglulu int res = MT_RM_STATUS_OK; 280*91f16700Schasinglulu 281*91f16700Schasinglulu switch (type) { 282*91f16700Schasinglulu case PLAT_RC_UPDATE_CONDITION: 283*91f16700Schasinglulu res = update_rc_condition(state_id, val); 284*91f16700Schasinglulu break; 285*91f16700Schasinglulu case PLAT_RC_UPDATE_REMAIN_IRQS: 286*91f16700Schasinglulu update_rc_remain_irqs(val); 287*91f16700Schasinglulu break; 288*91f16700Schasinglulu case PLAT_RC_IS_FMAUDIO: 289*91f16700Schasinglulu case PLAT_RC_IS_ADSP: 290*91f16700Schasinglulu update_rc_fmaudio_adsp(type, val); 291*91f16700Schasinglulu break; 292*91f16700Schasinglulu case PLAT_RC_IS_USB_PERI: 293*91f16700Schasinglulu update_rc_usb_peri(val); 294*91f16700Schasinglulu break; 295*91f16700Schasinglulu case PLAT_RC_IS_USB_INFRA: 296*91f16700Schasinglulu update_rc_usb_infra(val); 297*91f16700Schasinglulu break; 298*91f16700Schasinglulu case PLAT_RC_STATUS: 299*91f16700Schasinglulu update_rc_status(val); 300*91f16700Schasinglulu break; 301*91f16700Schasinglulu default: 302*91f16700Schasinglulu INFO("[%s:%d] - Do nothing for type: %d\n", __func__, __LINE__, type); 303*91f16700Schasinglulu break; 304*91f16700Schasinglulu } 305*91f16700Schasinglulu return res; 306*91f16700Schasinglulu } 307*91f16700Schasinglulu 308*91f16700Schasinglulu unsigned int spm_allow_rc_bus26m(int state_id) 309*91f16700Schasinglulu { 310*91f16700Schasinglulu return CONSTRAINT_BUS26M_ALLOW; 311*91f16700Schasinglulu } 312*91f16700Schasinglulu 313*91f16700Schasinglulu int spm_run_rc_bus26m(unsigned int cpu, int state_id) 314*91f16700Schasinglulu { 315*91f16700Schasinglulu unsigned int ext_op = MT_SPM_EX_OP_HW_S1_DETECT; 316*91f16700Schasinglulu 317*91f16700Schasinglulu #ifndef MTK_PLAT_SPM_SSPM_NOTIFIER_UNSUPPORT 318*91f16700Schasinglulu mt_spm_sspm_notify_u32(MT_SPM_NOTIFY_LP_ENTER, CONSTRAINT_BUS26M_ALLOW | 319*91f16700Schasinglulu (IS_PLAT_SUSPEND_ID(state_id) ? 320*91f16700Schasinglulu MT_RM_CONSTRAINT_ALLOW_AP_SUSPEND : 0)); 321*91f16700Schasinglulu #endif 322*91f16700Schasinglulu if (status.is_valid & MT_SPM_RC_VALID_TRACE_TIME) { 323*91f16700Schasinglulu ext_op |= MT_SPM_EX_OP_TRACE_TIMESTAMP_EN; 324*91f16700Schasinglulu } 325*91f16700Schasinglulu 326*91f16700Schasinglulu if (IS_PLAT_SUSPEND_ID(state_id)) { 327*91f16700Schasinglulu mt_spm_suspend_enter(state_id, 328*91f16700Schasinglulu (MT_SPM_EX_OP_CLR_26M_RECORD | 329*91f16700Schasinglulu MT_SPM_EX_OP_SET_WDT | 330*91f16700Schasinglulu MT_SPM_EX_OP_HW_S1_DETECT | 331*91f16700Schasinglulu bus26m_ext_opand | 332*91f16700Schasinglulu bus26m_ext_opand2), 333*91f16700Schasinglulu CONSTRAINT_BUS26M_RESOURCE_REQ); 334*91f16700Schasinglulu } else { 335*91f16700Schasinglulu mt_spm_idle_generic_enter(state_id, ext_op, spm_bus26m_conduct); 336*91f16700Schasinglulu } 337*91f16700Schasinglulu return MT_RM_STATUS_OK; 338*91f16700Schasinglulu } 339*91f16700Schasinglulu 340*91f16700Schasinglulu int spm_reset_rc_bus26m(unsigned int cpu, int state_id) 341*91f16700Schasinglulu { 342*91f16700Schasinglulu unsigned int ext_op = MT_SPM_EX_OP_HW_S1_DETECT; 343*91f16700Schasinglulu 344*91f16700Schasinglulu #ifndef MTK_PLAT_SPM_SSPM_NOTIFIER_UNSUPPORT 345*91f16700Schasinglulu mt_spm_sspm_notify_u32(MT_SPM_NOTIFY_LP_LEAVE, 0); 346*91f16700Schasinglulu #endif 347*91f16700Schasinglulu if (status.is_valid & MT_SPM_RC_VALID_TRACE_TIME) { 348*91f16700Schasinglulu ext_op |= MT_SPM_EX_OP_TRACE_TIMESTAMP_EN; 349*91f16700Schasinglulu } 350*91f16700Schasinglulu 351*91f16700Schasinglulu if (IS_PLAT_SUSPEND_ID(state_id)) { 352*91f16700Schasinglulu mt_spm_suspend_resume(state_id, 353*91f16700Schasinglulu (bus26m_ext_opand | bus26m_ext_opand2 | 354*91f16700Schasinglulu MT_SPM_EX_OP_SET_WDT | ext_op), 355*91f16700Schasinglulu NULL); 356*91f16700Schasinglulu bus26m_ext_opand = 0; 357*91f16700Schasinglulu } else { 358*91f16700Schasinglulu struct wake_status *waken = NULL; 359*91f16700Schasinglulu 360*91f16700Schasinglulu if (spm_unlikely(status.is_valid & MT_SPM_RC_VALID_TRACE_EVENT)) { 361*91f16700Schasinglulu ext_op |= MT_SPM_EX_OP_TRACE_LP; 362*91f16700Schasinglulu } 363*91f16700Schasinglulu 364*91f16700Schasinglulu mt_spm_idle_generic_resume(state_id, ext_op, &waken, NULL); 365*91f16700Schasinglulu status.enter_cnt++; 366*91f16700Schasinglulu 367*91f16700Schasinglulu if (spm_unlikely(status.is_valid & MT_SPM_RC_VALID_RESIDNECY)) { 368*91f16700Schasinglulu status.residency += (waken != NULL) ? waken->tr.comm.timer_out : 0; 369*91f16700Schasinglulu } 370*91f16700Schasinglulu } 371*91f16700Schasinglulu 372*91f16700Schasinglulu do_irqs_delivery(); 373*91f16700Schasinglulu 374*91f16700Schasinglulu return MT_RM_STATUS_OK; 375*91f16700Schasinglulu } 376*91f16700Schasinglulu 377*91f16700Schasinglulu int spm_get_status_rc_bus26m(unsigned int type, void *priv) 378*91f16700Schasinglulu { 379*91f16700Schasinglulu int ret = MT_RM_STATUS_OK; 380*91f16700Schasinglulu 381*91f16700Schasinglulu if (type == PLAT_RC_STATUS) { 382*91f16700Schasinglulu int res = 0; 383*91f16700Schasinglulu struct rc_common_state *st = (struct rc_common_state *)priv; 384*91f16700Schasinglulu 385*91f16700Schasinglulu if (st == NULL) { 386*91f16700Schasinglulu return MT_RM_STATUS_BAD; 387*91f16700Schasinglulu } 388*91f16700Schasinglulu 389*91f16700Schasinglulu res = spm_rc_constraint_status_get(st->id, st->type, 390*91f16700Schasinglulu st->act, MT_RM_CONSTRAINT_ID_BUS26M, 391*91f16700Schasinglulu (struct constraint_status * const)&status, 392*91f16700Schasinglulu (struct constraint_status * const)st->value); 393*91f16700Schasinglulu if ((res == 0) && (st->id != MT_RM_CONSTRAINT_ID_ALL)) { 394*91f16700Schasinglulu ret = MT_RM_STATUS_STOP; 395*91f16700Schasinglulu } 396*91f16700Schasinglulu } 397*91f16700Schasinglulu return ret; 398*91f16700Schasinglulu } 399