xref: /arm-trusted-firmware/plat/mediatek/drivers/rtc/rtc_mt6359p.h (revision 91f16700b400a8c0651d24a598fc48ee2997a0d7)
1*91f16700Schasinglulu /*
2*91f16700Schasinglulu  * Copyright (c) 2020-2022, MediaTek Inc. All rights reserved.
3*91f16700Schasinglulu  *
4*91f16700Schasinglulu  * SPDX-License-Identifier: BSD-3-Clause
5*91f16700Schasinglulu  */
6*91f16700Schasinglulu 
7*91f16700Schasinglulu #ifndef RTC_MT6359P_H
8*91f16700Schasinglulu #define RTC_MT6359P_H
9*91f16700Schasinglulu 
10*91f16700Schasinglulu /* RTC registers */
11*91f16700Schasinglulu enum {
12*91f16700Schasinglulu 	RTC_BBPU = 0x0588,
13*91f16700Schasinglulu 	RTC_IRQ_STA = 0x058A,
14*91f16700Schasinglulu 	RTC_IRQ_EN = 0x058C,
15*91f16700Schasinglulu 	RTC_CII_EN = 0x058E
16*91f16700Schasinglulu };
17*91f16700Schasinglulu 
18*91f16700Schasinglulu enum {
19*91f16700Schasinglulu 	RTC_AL_SEC = 0x05A0,
20*91f16700Schasinglulu 	RTC_AL_MIN = 0x05A2,
21*91f16700Schasinglulu 	RTC_AL_HOU = 0x05A4,
22*91f16700Schasinglulu 	RTC_AL_DOM = 0x05A6,
23*91f16700Schasinglulu 	RTC_AL_DOW = 0x05A8,
24*91f16700Schasinglulu 	RTC_AL_MTH = 0x05AA,
25*91f16700Schasinglulu 	RTC_AL_YEA = 0x05AC,
26*91f16700Schasinglulu 	RTC_AL_MASK = 0x0590
27*91f16700Schasinglulu };
28*91f16700Schasinglulu 
29*91f16700Schasinglulu enum {
30*91f16700Schasinglulu 	RTC_OSC32CON = 0x05AE,
31*91f16700Schasinglulu 	RTC_CON = 0x05C4,
32*91f16700Schasinglulu 	RTC_WRTGR = 0x05C2
33*91f16700Schasinglulu };
34*91f16700Schasinglulu 
35*91f16700Schasinglulu enum {
36*91f16700Schasinglulu 	RTC_POWERKEY1 = 0x05B0,
37*91f16700Schasinglulu 	RTC_POWERKEY2 = 0x05B2
38*91f16700Schasinglulu };
39*91f16700Schasinglulu 
40*91f16700Schasinglulu enum {
41*91f16700Schasinglulu 	RTC_POWERKEY1_KEY	= 0xA357,
42*91f16700Schasinglulu 	RTC_POWERKEY2_KEY	= 0x67D2
43*91f16700Schasinglulu };
44*91f16700Schasinglulu 
45*91f16700Schasinglulu enum {
46*91f16700Schasinglulu 	RTC_PDN1 = 0x05B4,
47*91f16700Schasinglulu 	RTC_PDN2 = 0x05B6,
48*91f16700Schasinglulu 	RTC_SPAR0 = 0x05B8,
49*91f16700Schasinglulu 	RTC_SPAR1 = 0x05BA,
50*91f16700Schasinglulu 	RTC_PROT = 0x05BC,
51*91f16700Schasinglulu 	RTC_DIFF = 0x05BE,
52*91f16700Schasinglulu 	RTC_CALI = 0x05C0
53*91f16700Schasinglulu };
54*91f16700Schasinglulu 
55*91f16700Schasinglulu enum {
56*91f16700Schasinglulu 	RTC_OSC32CON_UNLOCK1 = 0x1A57,
57*91f16700Schasinglulu 	RTC_OSC32CON_UNLOCK2 = 0x2B68
58*91f16700Schasinglulu };
59*91f16700Schasinglulu 
60*91f16700Schasinglulu enum {
61*91f16700Schasinglulu 	RTC_LPD_EN = 0x0406,
62*91f16700Schasinglulu 	RTC_LPD_RST = 0x040E
63*91f16700Schasinglulu };
64*91f16700Schasinglulu 
65*91f16700Schasinglulu enum {
66*91f16700Schasinglulu 	RTC_LPD_OPT_XOSC_AND_EOSC_LPD	= 0U << 13,
67*91f16700Schasinglulu 	RTC_LPD_OPT_EOSC_LPD		= 1U << 13,
68*91f16700Schasinglulu 	RTC_LPD_OPT_XOSC_LPD		= 2U << 13,
69*91f16700Schasinglulu 	RTC_LPD_OPT_F32K_CK_ALIVE	= 3U << 13,
70*91f16700Schasinglulu };
71*91f16700Schasinglulu 
72*91f16700Schasinglulu #define RTC_LPD_OPT_MASK	(3U << 13)
73*91f16700Schasinglulu 
74*91f16700Schasinglulu enum {
75*91f16700Schasinglulu 	RTC_PROT_UNLOCK1 = 0x586A,
76*91f16700Schasinglulu 	RTC_PROT_UNLOCK2 = 0x9136
77*91f16700Schasinglulu };
78*91f16700Schasinglulu 
79*91f16700Schasinglulu enum {
80*91f16700Schasinglulu 	RTC_BBPU_PWREN	= 1U << 0,
81*91f16700Schasinglulu 	RTC_BBPU_SPAR_SW	= 1U << 1,
82*91f16700Schasinglulu 	RTC_BBPU_RESET_SPAR	= 1U << 2,
83*91f16700Schasinglulu 	RTC_BBPU_RESET_ALARM	= 1U << 3,
84*91f16700Schasinglulu 	RTC_BBPU_CLRPKY	= 1U << 4,
85*91f16700Schasinglulu 	RTC_BBPU_RELOAD	= 1U << 5,
86*91f16700Schasinglulu 	RTC_BBPU_CBUSY	= 1U << 6
87*91f16700Schasinglulu };
88*91f16700Schasinglulu 
89*91f16700Schasinglulu enum {
90*91f16700Schasinglulu 	RTC_AL_MASK_SEC = 1U << 0,
91*91f16700Schasinglulu 	RTC_AL_MASK_MIN = 1U << 1,
92*91f16700Schasinglulu 	RTC_AL_MASK_HOU = 1U << 2,
93*91f16700Schasinglulu 	RTC_AL_MASK_DOM = 1U << 3,
94*91f16700Schasinglulu 	RTC_AL_MASK_DOW = 1U << 4,
95*91f16700Schasinglulu 	RTC_AL_MASK_MTH = 1U << 5,
96*91f16700Schasinglulu 	RTC_AL_MASK_YEA = 1U << 6
97*91f16700Schasinglulu };
98*91f16700Schasinglulu 
99*91f16700Schasinglulu enum {
100*91f16700Schasinglulu 	RTC_BBPU_AUTO_PDN_SEL = 1U << 6,
101*91f16700Schasinglulu 	RTC_BBPU_2SEC_CK_SEL = 1U << 7,
102*91f16700Schasinglulu 	RTC_BBPU_2SEC_EN = 1U << 8,
103*91f16700Schasinglulu 	RTC_BBPU_2SEC_MODE = 0x3 << 9,
104*91f16700Schasinglulu 	RTC_BBPU_2SEC_STAT_CLEAR = 1U << 11,
105*91f16700Schasinglulu 	RTC_BBPU_2SEC_STAT_STA = 1U << 12
106*91f16700Schasinglulu };
107*91f16700Schasinglulu 
108*91f16700Schasinglulu enum {
109*91f16700Schasinglulu 	RTC_BBPU_KEY	= 0x43 << 8
110*91f16700Schasinglulu };
111*91f16700Schasinglulu 
112*91f16700Schasinglulu enum {
113*91f16700Schasinglulu 	RTC_EMBCK_SRC_SEL	= 1 << 8,
114*91f16700Schasinglulu 	RTC_EMBCK_SEL_MODE	= 3 << 6,
115*91f16700Schasinglulu 	RTC_XOSC32_ENB		= 1 << 5,
116*91f16700Schasinglulu 	RTC_REG_XOSC32_ENB	= 1 << 15
117*91f16700Schasinglulu };
118*91f16700Schasinglulu 
119*91f16700Schasinglulu enum {
120*91f16700Schasinglulu 	RTC_K_EOSC_RSV_0	= 1 << 8,
121*91f16700Schasinglulu 	RTC_K_EOSC_RSV_1	= 1 << 9,
122*91f16700Schasinglulu 	RTC_K_EOSC_RSV_2	= 1 << 10
123*91f16700Schasinglulu };
124*91f16700Schasinglulu 
125*91f16700Schasinglulu enum {
126*91f16700Schasinglulu 	RTC_RG_EOSC_CALI_TD_1SEC	= 3 << 5,
127*91f16700Schasinglulu 	RTC_RG_EOSC_CALI_TD_2SEC	= 4 << 5,
128*91f16700Schasinglulu 	RTC_RG_EOSC_CALI_TD_4SEC	= 5 << 5,
129*91f16700Schasinglulu 	RTC_RG_EOSC_CALI_TD_8SEC	= 6 << 5,
130*91f16700Schasinglulu 	RTC_RG_EOSC_CALI_TD_16SEC	= 7 << 5,
131*91f16700Schasinglulu 	RTC_RG_EOSC_CALI_TD_MASK	= 7 << 5
132*91f16700Schasinglulu };
133*91f16700Schasinglulu 
134*91f16700Schasinglulu /* PMIC TOP Register Definition */
135*91f16700Schasinglulu enum {
136*91f16700Schasinglulu 	PMIC_RG_TOP_CON = 0x0020,
137*91f16700Schasinglulu 	PMIC_RG_TOP_CKPDN_CON1 = 0x0112,
138*91f16700Schasinglulu 	PMIC_RG_TOP_CKPDN_CON1_SET = 0x0114,
139*91f16700Schasinglulu 	PMIC_RG_TOP_CKPDN_CON1_CLR = 0x0116,
140*91f16700Schasinglulu 	PMIC_RG_TOP_CKSEL_CON0 = 0x0118,
141*91f16700Schasinglulu 	PMIC_RG_TOP_CKSEL_CON0_SET = 0x011A,
142*91f16700Schasinglulu 	PMIC_RG_TOP_CKSEL_CON0_CLR = 0x011C
143*91f16700Schasinglulu };
144*91f16700Schasinglulu 
145*91f16700Schasinglulu /* PMIC SCK Register Definition */
146*91f16700Schasinglulu enum {
147*91f16700Schasinglulu 	PMIC_RG_SCK_TOP_CKPDN_CON0 = 0x0514,
148*91f16700Schasinglulu 	PMIC_RG_SCK_TOP_CKPDN_CON0_SET = 0x0516,
149*91f16700Schasinglulu 	PMIC_RG_SCK_TOP_CKPDN_CON0_CLR = 0x0518,
150*91f16700Schasinglulu 	PMIC_RG_EOSC_CALI_CON0 = 0x53A
151*91f16700Schasinglulu };
152*91f16700Schasinglulu 
153*91f16700Schasinglulu enum {
154*91f16700Schasinglulu 	PMIC_EOSC_CALI_START_ADDR = 0x53A
155*91f16700Schasinglulu };
156*91f16700Schasinglulu 
157*91f16700Schasinglulu enum {
158*91f16700Schasinglulu 	PMIC_EOSC_CALI_START_MASK = 0x1,
159*91f16700Schasinglulu 	PMIC_EOSC_CALI_START_SHIFT = 0
160*91f16700Schasinglulu };
161*91f16700Schasinglulu 
162*91f16700Schasinglulu /* PMIC DCXO Register Definition */
163*91f16700Schasinglulu enum {
164*91f16700Schasinglulu 	PMIC_RG_DCXO_CW00 = 0x0788,
165*91f16700Schasinglulu 	PMIC_RG_DCXO_CW02 = 0x0790,
166*91f16700Schasinglulu 	PMIC_RG_DCXO_CW08 = 0x079C,
167*91f16700Schasinglulu 	PMIC_RG_DCXO_CW09 = 0x079E,
168*91f16700Schasinglulu 	PMIC_RG_DCXO_CW09_CLR = 0x07A2,
169*91f16700Schasinglulu 	PMIC_RG_DCXO_CW10 = 0x07A4,
170*91f16700Schasinglulu 	PMIC_RG_DCXO_CW12 = 0x07A8,
171*91f16700Schasinglulu 	PMIC_RG_DCXO_CW13 = 0x07AA,
172*91f16700Schasinglulu 	PMIC_RG_DCXO_CW15 = 0x07AE,
173*91f16700Schasinglulu 	PMIC_RG_DCXO_CW19 = 0x07B6,
174*91f16700Schasinglulu };
175*91f16700Schasinglulu 
176*91f16700Schasinglulu enum {
177*91f16700Schasinglulu 	PMIC_RG_SRCLKEN_IN0_HW_MODE_MASK = 0x1,
178*91f16700Schasinglulu 	PMIC_RG_SRCLKEN_IN0_HW_MODE_SHIFT = 1,
179*91f16700Schasinglulu 	PMIC_RG_SRCLKEN_IN1_HW_MODE_MASK = 0x1,
180*91f16700Schasinglulu 	PMIC_RG_SRCLKEN_IN1_HW_MODE_SHIFT = 3,
181*91f16700Schasinglulu 	PMIC_RG_RTC_EOSC32_CK_PDN_MASK = 0x1,
182*91f16700Schasinglulu 	PMIC_RG_RTC_EOSC32_CK_PDN_SHIFT = 2,
183*91f16700Schasinglulu 	PMIC_RG_EOSC_CALI_TD_MASK = 0x7,
184*91f16700Schasinglulu 	PMIC_RG_EOSC_CALI_TD_SHIFT = 5,
185*91f16700Schasinglulu 	PMIC_RG_XO_EN32K_MAN_MASK = 0x1,
186*91f16700Schasinglulu 	PMIC_RG_XO_EN32K_MAN_SHIFT = 0
187*91f16700Schasinglulu };
188*91f16700Schasinglulu 
189*91f16700Schasinglulu /* external API */
190*91f16700Schasinglulu uint16_t RTC_Read(uint32_t addr);
191*91f16700Schasinglulu void RTC_Write(uint32_t addr, uint16_t data);
192*91f16700Schasinglulu int32_t rtc_busy_wait(void);
193*91f16700Schasinglulu int32_t RTC_Write_Trigger(void);
194*91f16700Schasinglulu int32_t Writeif_unlock(void);
195*91f16700Schasinglulu void rtc_power_off_sequence(void);
196*91f16700Schasinglulu 
197*91f16700Schasinglulu #endif /* RTC_MT6359P_H */
198