1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (c) 2023, MediaTek Inc. All rights reserved. 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu */ 6*91f16700Schasinglulu 7*91f16700Schasinglulu #ifndef APUSYS_POWER_H 8*91f16700Schasinglulu #define APUSYS_POWER_H 9*91f16700Schasinglulu 10*91f16700Schasinglulu #include <platform_def.h> 11*91f16700Schasinglulu 12*91f16700Schasinglulu enum APU_CLKSRC_ID { 13*91f16700Schasinglulu PLL_CONN = 0, /* MNOC */ 14*91f16700Schasinglulu PLL_UP, 15*91f16700Schasinglulu PLL_VPU, 16*91f16700Schasinglulu PLL_DLA, 17*91f16700Schasinglulu PLL_NUM, 18*91f16700Schasinglulu }; 19*91f16700Schasinglulu 20*91f16700Schasinglulu enum APU_ARE_ID { 21*91f16700Schasinglulu APU_ARE0 = 0, 22*91f16700Schasinglulu APU_ARE1, 23*91f16700Schasinglulu APU_ARE2, 24*91f16700Schasinglulu APU_ARE_NUM, 25*91f16700Schasinglulu }; 26*91f16700Schasinglulu 27*91f16700Schasinglulu enum APU_D4_SLV_CTRL { 28*91f16700Schasinglulu D4_SLV_OFF = 0, 29*91f16700Schasinglulu D4_SLV_ON, 30*91f16700Schasinglulu }; 31*91f16700Schasinglulu 32*91f16700Schasinglulu enum APU_BACKUP_RESTORE_CTRL { 33*91f16700Schasinglulu APU_CTRL_BACKUP = 0, 34*91f16700Schasinglulu APU_CTRL_RESTORE = 1, 35*91f16700Schasinglulu }; 36*91f16700Schasinglulu 37*91f16700Schasinglulu struct apu_restore_data { 38*91f16700Schasinglulu uint32_t reg; 39*91f16700Schasinglulu uint32_t data; 40*91f16700Schasinglulu }; 41*91f16700Schasinglulu 42*91f16700Schasinglulu #define APU_POLL_STEP_US (5) 43*91f16700Schasinglulu 44*91f16700Schasinglulu #define OUT_CLK_FREQ_MIN (1500) 45*91f16700Schasinglulu #define BASIC_CLK_FREQ (26) 46*91f16700Schasinglulu #define DDS_SHIFT (14) 47*91f16700Schasinglulu 48*91f16700Schasinglulu #define APUPLL0_DEFAULT_FREQ (900) 49*91f16700Schasinglulu #define APUPLL1_DEFAULT_FREQ (832) 50*91f16700Schasinglulu #define APUPLL2_DEFAULT_FREQ (700) 51*91f16700Schasinglulu #define APUPLL3_DEFAULT_FREQ (700) 52*91f16700Schasinglulu 53*91f16700Schasinglulu #define APU_TOP_ON_POLLING_TIMEOUT_US (10000) 54*91f16700Schasinglulu #define APU_TOP_OFF_POLLING_TIMEOUT_US (5 * APU_TOP_ON_POLLING_TIMEOUT_US) 55*91f16700Schasinglulu #define APU_ARE_POLLING_TIMEOUT_US (10000) 56*91f16700Schasinglulu 57*91f16700Schasinglulu /* APU related reg */ 58*91f16700Schasinglulu #define APU_VCORE_BASE (APU_RCX_VCORE_CONFIG) 59*91f16700Schasinglulu #define APU_RCX_BASE (APU_RCX_CONFIG) 60*91f16700Schasinglulu #define APU_RPC_BASE (APU_RPCTOP) 61*91f16700Schasinglulu #define APU_PCU_BASE (APU_PCUTOP) 62*91f16700Schasinglulu #define APU_ARE0_BASE (APU_ARETOP_ARE0) 63*91f16700Schasinglulu #define APU_ARE1_BASE (APU_ARETOP_ARE1) 64*91f16700Schasinglulu #define APU_ARE2_BASE (APU_ARETOP_ARE2) 65*91f16700Schasinglulu #define APU_MBOX0_BASE (APU_MBOX0) 66*91f16700Schasinglulu #define APU_AO_CTL_BASE (APU_AO_CTRL) 67*91f16700Schasinglulu #define APU_PLL_BASE (APU_PLL) 68*91f16700Schasinglulu #define APU_ACC_BASE (APU_ACC) 69*91f16700Schasinglulu #define APU_ACX0_RPC_LITE_BASE (APU_ACX0_RPC_LITE) 70*91f16700Schasinglulu 71*91f16700Schasinglulu /* RPC offset define */ 72*91f16700Schasinglulu #define APU_RPC_TOP_CON (0x0000) 73*91f16700Schasinglulu #define APU_RPC_TOP_SEL (0x0004) 74*91f16700Schasinglulu #define APU_RPC_STATUS (0x0014) 75*91f16700Schasinglulu #define APU_RPC_TOP_SEL_1 (0x0018) 76*91f16700Schasinglulu #define APU_RPC_HW_CON (0x001c) 77*91f16700Schasinglulu #define APU_RPC_INTF_PWR_RDY (0x0044) 78*91f16700Schasinglulu #define APU_RPC_SW_TYPE0 (0x0200) 79*91f16700Schasinglulu 80*91f16700Schasinglulu /* RPC control */ 81*91f16700Schasinglulu #define SRAM_AOC_ISO_CLR BIT(7) 82*91f16700Schasinglulu #define BUCK_ELS_EN_SET BIT(10) 83*91f16700Schasinglulu #define BUCK_ELS_EN_CLR BIT(11) 84*91f16700Schasinglulu #define BUCK_AO_RST_B_SET BIT(12) 85*91f16700Schasinglulu #define BUCK_AO_RST_B_CLR BIT(13) 86*91f16700Schasinglulu #define BUCK_PROT_REQ_SET BIT(14) 87*91f16700Schasinglulu #define BUCK_PROT_REQ_CLR BIT(15) 88*91f16700Schasinglulu #define SW_TYPE BIT(1) 89*91f16700Schasinglulu #define RPC_CTRL (0x0000009e) 90*91f16700Schasinglulu #define RPC_TOP_CTRL (0x0800501e) 91*91f16700Schasinglulu #define RPC_TOP_CTRL1 BIT(20) 92*91f16700Schasinglulu #define AFC_ENA BIT(16) 93*91f16700Schasinglulu #define REG_WAKEUP_SET BIT(8) 94*91f16700Schasinglulu #define REG_WAKEUP_CLR BIT(12) 95*91f16700Schasinglulu #define PWR_RDY BIT(0) 96*91f16700Schasinglulu #define PWR_OFF (0) 97*91f16700Schasinglulu #define RPC_STATUS_RDY BIT(29) 98*91f16700Schasinglulu #define RSV10 BIT(10) 99*91f16700Schasinglulu #define CLR_IRQ (0x6) 100*91f16700Schasinglulu #define SLEEP_REQ BIT(0) 101*91f16700Schasinglulu 102*91f16700Schasinglulu /* PLL offset define */ 103*91f16700Schasinglulu #define PLL4H_PLL1_CON1 (0x000c) 104*91f16700Schasinglulu #define PLL4H_PLL2_CON1 (0x001c) 105*91f16700Schasinglulu #define PLL4H_PLL3_CON1 (0x002c) 106*91f16700Schasinglulu #define PLL4H_PLL4_CON1 (0x003c) 107*91f16700Schasinglulu #define PLL4HPLL_FHCTL_HP_EN (0x0e00) 108*91f16700Schasinglulu #define PLL4HPLL_FHCTL_CLK_CON (0x0e08) 109*91f16700Schasinglulu #define PLL4HPLL_FHCTL_RST_CON (0x0e0c) 110*91f16700Schasinglulu #define PLL4HPLL_FHCTL0_CFG (0x0e3c) 111*91f16700Schasinglulu #define PLL4HPLL_FHCTL0_DDS (0x0e44) 112*91f16700Schasinglulu #define PLL4HPLL_FHCTL1_CFG (0x0e50) 113*91f16700Schasinglulu #define PLL4HPLL_FHCTL1_DDS (0x0e58) 114*91f16700Schasinglulu #define PLL4HPLL_FHCTL2_CFG (0x0e64) 115*91f16700Schasinglulu #define PLL4HPLL_FHCTL2_DDS (0x0e6c) 116*91f16700Schasinglulu #define PLL4HPLL_FHCTL3_CFG (0x0e78) 117*91f16700Schasinglulu #define PLL4HPLL_FHCTL3_DDS (0x0e80) 118*91f16700Schasinglulu 119*91f16700Schasinglulu /* PLL control */ 120*91f16700Schasinglulu #define PLL4H_PLL_HP_EN (0xf) 121*91f16700Schasinglulu #define PLL4H_PLL_HP_CLKEN (0xf) 122*91f16700Schasinglulu #define PLL4H_PLL_HP_SWRSTB (0xf) 123*91f16700Schasinglulu #define FHCTL0_EN BIT(0) 124*91f16700Schasinglulu #define SFSTR0_EN BIT(2) 125*91f16700Schasinglulu #define RG_PLL_POSDIV_MASK (0x7) 126*91f16700Schasinglulu #define RG_PLL_POSDIV_SFT (24) 127*91f16700Schasinglulu #define FHCTL_PLL_TGL_ORG BIT(31) 128*91f16700Schasinglulu 129*91f16700Schasinglulu /* ACC offset define */ 130*91f16700Schasinglulu #define APU_ACC_CONFG_SET0 (0x0000) 131*91f16700Schasinglulu #define APU_ACC_CONFG_SET1 (0x0004) 132*91f16700Schasinglulu #define APU_ACC_CONFG_SET2 (0x0008) 133*91f16700Schasinglulu #define APU_ACC_CONFG_SET3 (0x000c) 134*91f16700Schasinglulu #define APU_ACC_CONFG_CLR0 (0x0040) 135*91f16700Schasinglulu #define APU_ACC_CONFG_CLR1 (0x0044) 136*91f16700Schasinglulu #define APU_ACC_CONFG_CLR2 (0x0048) 137*91f16700Schasinglulu #define APU_ACC_CONFG_CLR3 (0x004c) 138*91f16700Schasinglulu #define APU_ACC_CLK_INV_EN_SET (0x00e8) 139*91f16700Schasinglulu #define APU_ACC_AUTO_CTRL_SET2 (0x0128) 140*91f16700Schasinglulu #define APU_ACC_AUTO_CTRL_SET3 (0x012c) 141*91f16700Schasinglulu 142*91f16700Schasinglulu /* ACC control */ 143*91f16700Schasinglulu #define CGEN_SOC BIT(2) 144*91f16700Schasinglulu #define HW_CTRL_EN BIT(15) 145*91f16700Schasinglulu #define CLK_REQ_SW_EN BIT(8) 146*91f16700Schasinglulu #define CLK_INV_EN (0xaaa8) 147*91f16700Schasinglulu 148*91f16700Schasinglulu /* ARE offset define */ 149*91f16700Schasinglulu #define APU_ARE_INI_CTRL (0x0000) 150*91f16700Schasinglulu #define APU_ARE_GLO_FSM (0x0048) 151*91f16700Schasinglulu #define APU_ARE_ENTRY0_SRAM_H (0x0c00) 152*91f16700Schasinglulu #define APU_ARE_ENTRY0_SRAM_L (0x0800) 153*91f16700Schasinglulu #define APU_ARE_ENTRY1_SRAM_H (0x0c04) 154*91f16700Schasinglulu #define APU_ARE_ENTRY1_SRAM_L (0x0804) 155*91f16700Schasinglulu #define APU_ARE_ENTRY2_SRAM_H (0x0c08) 156*91f16700Schasinglulu #define APU_ARE_ENTRY2_SRAM_L (0x0808) 157*91f16700Schasinglulu 158*91f16700Schasinglulu /* ARE control */ 159*91f16700Schasinglulu #define ARE_ENTRY_CFG_H (0x00140000) 160*91f16700Schasinglulu #define ARE0_ENTRY2_CFG_L (0x004e0804) 161*91f16700Schasinglulu #define ARE1_ENTRY2_CFG_L (0x004e0806) 162*91f16700Schasinglulu #define ARE2_ENTRY2_CFG_L (0x004e0807) 163*91f16700Schasinglulu #define ARE_GLO_FSM_IDLE BIT(0) 164*91f16700Schasinglulu #define ARE_ENTRY0_SRAM_H_INIT (0x12345678) 165*91f16700Schasinglulu #define ARE_ENTRY0_SRAM_L_INIT (0x89abcdef) 166*91f16700Schasinglulu #define ARE_ENTRY1_SRAM_H_INIT (0xfedcba98) 167*91f16700Schasinglulu #define ARE_ENTRY1_SRAM_L_INIT (0x76543210) 168*91f16700Schasinglulu #define ARE_CONFG_INI BIT(2) 169*91f16700Schasinglulu 170*91f16700Schasinglulu /* VCORE offset define */ 171*91f16700Schasinglulu #define APUSYS_VCORE_CG_CLR (0x0008) 172*91f16700Schasinglulu 173*91f16700Schasinglulu /* RCX offset define */ 174*91f16700Schasinglulu #define APU_RCX_CG_CLR (0x0008) 175*91f16700Schasinglulu 176*91f16700Schasinglulu /* SPM offset define */ 177*91f16700Schasinglulu #define APUSYS_BUCK_ISOLATION (0x03ec) 178*91f16700Schasinglulu 179*91f16700Schasinglulu /* SPM control*/ 180*91f16700Schasinglulu #define IPU_EXT_BUCK_ISO (0x21) 181*91f16700Schasinglulu 182*91f16700Schasinglulu /* apu_rcx_ao_ctrl */ 183*91f16700Schasinglulu #define CSR_DUMMY_0_ADDR (0x0024) 184*91f16700Schasinglulu 185*91f16700Schasinglulu /* apu_rcx_ao_ctrl control */ 186*91f16700Schasinglulu #define VCORE_ARE_REQ BIT(2) 187*91f16700Schasinglulu 188*91f16700Schasinglulu /* xpu2apusys */ 189*91f16700Schasinglulu #define INFRA_FMEM_BUS_u_SI21_CTRL_0 (0x002c) 190*91f16700Schasinglulu #define INFRA_FMEM_BUS_u_SI22_CTRL_0 (0x0044) 191*91f16700Schasinglulu #define INFRA_FMEM_BUS_u_SI11_CTRL_0 (0x0048) 192*91f16700Schasinglulu #define INFRA_FMEM_M6M7_BUS_u_SI24_CTRL_0 (0x01d0) 193*91f16700Schasinglulu 194*91f16700Schasinglulu /* xpu2apusys */ 195*91f16700Schasinglulu #define INFRA_FMEM_BUS_u_SI21_CTRL_EN BIT(12) 196*91f16700Schasinglulu #define INFRA_FMEM_BUS_u_SI22_CTRL_EN BIT(13) 197*91f16700Schasinglulu #define INFRA_FMEM_BUS_u_SI11_CTRL_EN BIT(11) 198*91f16700Schasinglulu #define INFRA_FMEM_M6M7_BUS_u_SI24_CTRL_EN BIT(15) 199*91f16700Schasinglulu 200*91f16700Schasinglulu /* PCU offset define */ 201*91f16700Schasinglulu #define APU_PCU_CTRL_SET (0x0000) 202*91f16700Schasinglulu #define APU_PCU_BUCK_STEP_SEL (0x0030) 203*91f16700Schasinglulu #define APU_PCU_BUCK_ON_DAT0_L (0x0080) 204*91f16700Schasinglulu #define APU_PCU_BUCK_ON_DAT0_H (0x0084) 205*91f16700Schasinglulu #define APU_PCU_BUCK_ON_DAT1_L (0x0088) 206*91f16700Schasinglulu #define APU_PCU_BUCK_ON_DAT1_H (0x008c) 207*91f16700Schasinglulu #define APU_PCU_BUCK_OFF_DAT0_L (0x00a0) 208*91f16700Schasinglulu #define APU_PCU_BUCK_OFF_DAT0_H (0x00a4) 209*91f16700Schasinglulu #define APU_PCU_BUCK_OFF_DAT1_L (0x00a8) 210*91f16700Schasinglulu #define APU_PCU_BUCK_OFF_DAT1_H (0x00ac) 211*91f16700Schasinglulu #define APU_PCU_BUCK_ON_SLE0 (0x00c0) 212*91f16700Schasinglulu #define APU_PCU_BUCK_ON_SLE1 (0x00c4) 213*91f16700Schasinglulu #define APU_PCU_BUCK_ON_SETTLE_TIME (0x012c) 214*91f16700Schasinglulu 215*91f16700Schasinglulu /* PCU initial data */ 216*91f16700Schasinglulu #define MT6359P_RG_BUCK_VMODEM_EN_ADDR (0x1688) 217*91f16700Schasinglulu #define MT6359P_RG_LDO_VSRAM_MD_EN_ADDR (0x1f2e) 218*91f16700Schasinglulu #define BUCK_VAPU_PMIC_REG_EN_ADDR MT6359P_RG_BUCK_VMODEM_EN_ADDR 219*91f16700Schasinglulu #define BUCK_VAPU_SRAM_PMIC_REG_EN_ADDR MT6359P_RG_LDO_VSRAM_MD_EN_ADDR 220*91f16700Schasinglulu 221*91f16700Schasinglulu /* PCU control */ 222*91f16700Schasinglulu #define AUTO_BUCK_EN BIT(16) 223*91f16700Schasinglulu #define BUCK_ON_OFF_CMD_EN (0x33) 224*91f16700Schasinglulu #define BUCK_OFFSET_SFT (16) 225*91f16700Schasinglulu #define BUCK_ON_CMD (0x1) 226*91f16700Schasinglulu #define BUCK_OFF_CMD (0x0) 227*91f16700Schasinglulu #define CMD_OP (0x4) 228*91f16700Schasinglulu 229*91f16700Schasinglulu /* RPC lite offset define */ 230*91f16700Schasinglulu #define APU_RPC_SW_TYPE2 (0x0208) 231*91f16700Schasinglulu #define APU_RPC_SW_TYPE3 (0x020c) 232*91f16700Schasinglulu #define APU_RPC_SW_TYPE4 (0x0210) 233*91f16700Schasinglulu #define APU_RPC_SW_TYPE5 (0x0214) 234*91f16700Schasinglulu #define APU_RPC_SW_TYPE6 (0x0218) 235*91f16700Schasinglulu #define APU_RPC_SW_TYPE7 (0x021c) 236*91f16700Schasinglulu #define APU_RPC_SW_TYPE8 (0x0220) 237*91f16700Schasinglulu #define APU_RPC_SW_TYPE9 (0x0224) 238*91f16700Schasinglulu 239*91f16700Schasinglulu /* power flow sync */ 240*91f16700Schasinglulu #define PWR_FLOW_SYNC_REG (0x0440) 241*91f16700Schasinglulu 242*91f16700Schasinglulu #define CG_CLR (0xffffffff) 243*91f16700Schasinglulu 244*91f16700Schasinglulu int apusys_power_init(void); 245*91f16700Schasinglulu int apusys_kernel_apusys_pwr_top_on(void); 246*91f16700Schasinglulu int apusys_kernel_apusys_pwr_top_off(void); 247*91f16700Schasinglulu 248*91f16700Schasinglulu #endif /* APUSYS_POWER_H */ 249