1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (c) 2023, MediaTek Inc. All rights reserved. 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu */ 6*91f16700Schasinglulu 7*91f16700Schasinglulu #include <inttypes.h> 8*91f16700Schasinglulu 9*91f16700Schasinglulu /* TF-A system header */ 10*91f16700Schasinglulu #include <common/debug.h> 11*91f16700Schasinglulu #include <drivers/delay_timer.h> 12*91f16700Schasinglulu #include <lib/mmio.h> 13*91f16700Schasinglulu #include <lib/spinlock.h> 14*91f16700Schasinglulu #include <lib/utils_def.h> 15*91f16700Schasinglulu #include <lib/xlat_tables/xlat_tables_v2.h> 16*91f16700Schasinglulu 17*91f16700Schasinglulu /* Vendor header */ 18*91f16700Schasinglulu #include "apusys.h" 19*91f16700Schasinglulu #include "apusys_power.h" 20*91f16700Schasinglulu #include "apusys_rv.h" 21*91f16700Schasinglulu #include <mtk_mmap_pool.h> 22*91f16700Schasinglulu 23*91f16700Schasinglulu static spinlock_t apu_lock; 24*91f16700Schasinglulu static bool apusys_top_on; 25*91f16700Schasinglulu 26*91f16700Schasinglulu static int apu_poll(uintptr_t reg, uint32_t mask, uint32_t value, uint32_t timeout_us) 27*91f16700Schasinglulu { 28*91f16700Schasinglulu uint32_t reg_val, count; 29*91f16700Schasinglulu 30*91f16700Schasinglulu count = timeout_us / APU_POLL_STEP_US; 31*91f16700Schasinglulu if (count == 0) { 32*91f16700Schasinglulu count = 1; 33*91f16700Schasinglulu } 34*91f16700Schasinglulu 35*91f16700Schasinglulu do { 36*91f16700Schasinglulu reg_val = mmio_read_32(reg); 37*91f16700Schasinglulu if ((reg_val & mask) == value) { 38*91f16700Schasinglulu return 0; 39*91f16700Schasinglulu } 40*91f16700Schasinglulu udelay(APU_POLL_STEP_US); 41*91f16700Schasinglulu } while (--count); 42*91f16700Schasinglulu 43*91f16700Schasinglulu ERROR(MODULE_TAG "Timeout polling APU register %#" PRIxPTR "\n", reg); 44*91f16700Schasinglulu ERROR(MODULE_TAG "Read value 0x%x, expected 0x%x\n", reg_val, 45*91f16700Schasinglulu (value == 0U) ? (reg_val & ~mask) : (reg_val | mask)); 46*91f16700Schasinglulu 47*91f16700Schasinglulu return -1; 48*91f16700Schasinglulu } 49*91f16700Schasinglulu 50*91f16700Schasinglulu static void apu_backup_restore(enum APU_BACKUP_RESTORE_CTRL ctrl) 51*91f16700Schasinglulu { 52*91f16700Schasinglulu int i; 53*91f16700Schasinglulu static struct apu_restore_data apu_restore_data[] = { 54*91f16700Schasinglulu { UP_NORMAL_DOMAIN_NS, 0 }, 55*91f16700Schasinglulu { UP_PRI_DOMAIN_NS, 0 }, 56*91f16700Schasinglulu { UP_IOMMU_CTRL, 0 }, 57*91f16700Schasinglulu { UP_CORE0_VABASE0, 0 }, 58*91f16700Schasinglulu { UP_CORE0_MVABASE0, 0 }, 59*91f16700Schasinglulu { UP_CORE0_VABASE1, 0 }, 60*91f16700Schasinglulu { UP_CORE0_MVABASE1, 0 }, 61*91f16700Schasinglulu { UP_CORE0_VABASE2, 0 }, 62*91f16700Schasinglulu { UP_CORE0_MVABASE2, 0 }, 63*91f16700Schasinglulu { UP_CORE0_VABASE3, 0 }, 64*91f16700Schasinglulu { UP_CORE0_MVABASE3, 0 }, 65*91f16700Schasinglulu { MD32_SYS_CTRL, 0 }, 66*91f16700Schasinglulu { MD32_CLK_CTRL, 0 }, 67*91f16700Schasinglulu { UP_WAKE_HOST_MASK0, 0 } 68*91f16700Schasinglulu }; 69*91f16700Schasinglulu 70*91f16700Schasinglulu switch (ctrl) { 71*91f16700Schasinglulu case APU_CTRL_BACKUP: 72*91f16700Schasinglulu for (i = 0; i < ARRAY_SIZE(apu_restore_data); i++) { 73*91f16700Schasinglulu apu_restore_data[i].data = mmio_read_32(apu_restore_data[i].reg); 74*91f16700Schasinglulu } 75*91f16700Schasinglulu break; 76*91f16700Schasinglulu case APU_CTRL_RESTORE: 77*91f16700Schasinglulu for (i = 0; i < ARRAY_SIZE(apu_restore_data); i++) { 78*91f16700Schasinglulu mmio_write_32(apu_restore_data[i].reg, apu_restore_data[i].data); 79*91f16700Schasinglulu } 80*91f16700Schasinglulu break; 81*91f16700Schasinglulu default: 82*91f16700Schasinglulu ERROR(MODULE_TAG "%s invalid op: %d\n", __func__, ctrl); 83*91f16700Schasinglulu break; 84*91f16700Schasinglulu } 85*91f16700Schasinglulu } 86*91f16700Schasinglulu 87*91f16700Schasinglulu static void apu_xpu2apusys_d4_slv_en(enum APU_D4_SLV_CTRL en) 88*91f16700Schasinglulu { 89*91f16700Schasinglulu switch (en) { 90*91f16700Schasinglulu case D4_SLV_OFF: 91*91f16700Schasinglulu mmio_setbits_32(BCRM_FMEM_PDN_BASE + INFRA_FMEM_BUS_u_SI21_CTRL_0, 92*91f16700Schasinglulu INFRA_FMEM_BUS_u_SI21_CTRL_EN); 93*91f16700Schasinglulu mmio_setbits_32(BCRM_FMEM_PDN_BASE + INFRA_FMEM_BUS_u_SI22_CTRL_0, 94*91f16700Schasinglulu INFRA_FMEM_BUS_u_SI22_CTRL_EN); 95*91f16700Schasinglulu mmio_setbits_32(BCRM_FMEM_PDN_BASE + INFRA_FMEM_BUS_u_SI11_CTRL_0, 96*91f16700Schasinglulu INFRA_FMEM_BUS_u_SI11_CTRL_EN); 97*91f16700Schasinglulu mmio_setbits_32(BCRM_FMEM_PDN_BASE + INFRA_FMEM_M6M7_BUS_u_SI24_CTRL_0, 98*91f16700Schasinglulu INFRA_FMEM_M6M7_BUS_u_SI24_CTRL_EN); 99*91f16700Schasinglulu break; 100*91f16700Schasinglulu case D4_SLV_ON: 101*91f16700Schasinglulu mmio_clrbits_32(BCRM_FMEM_PDN_BASE + INFRA_FMEM_BUS_u_SI21_CTRL_0, 102*91f16700Schasinglulu INFRA_FMEM_BUS_u_SI21_CTRL_EN); 103*91f16700Schasinglulu mmio_clrbits_32(BCRM_FMEM_PDN_BASE + INFRA_FMEM_BUS_u_SI22_CTRL_0, 104*91f16700Schasinglulu INFRA_FMEM_BUS_u_SI22_CTRL_EN); 105*91f16700Schasinglulu mmio_clrbits_32(BCRM_FMEM_PDN_BASE + INFRA_FMEM_BUS_u_SI11_CTRL_0, 106*91f16700Schasinglulu INFRA_FMEM_BUS_u_SI11_CTRL_EN); 107*91f16700Schasinglulu mmio_clrbits_32(BCRM_FMEM_PDN_BASE + INFRA_FMEM_M6M7_BUS_u_SI24_CTRL_0, 108*91f16700Schasinglulu INFRA_FMEM_M6M7_BUS_u_SI24_CTRL_EN); 109*91f16700Schasinglulu break; 110*91f16700Schasinglulu default: 111*91f16700Schasinglulu ERROR(MODULE_TAG "%s invalid op: %d\n", __func__, en); 112*91f16700Schasinglulu break; 113*91f16700Schasinglulu } 114*91f16700Schasinglulu } 115*91f16700Schasinglulu 116*91f16700Schasinglulu static void apu_pwr_flow_remote_sync(uint32_t cfg) 117*91f16700Schasinglulu { 118*91f16700Schasinglulu mmio_write_32(APU_MBOX0_BASE + PWR_FLOW_SYNC_REG, (cfg & 0x1)); 119*91f16700Schasinglulu } 120*91f16700Schasinglulu 121*91f16700Schasinglulu int apusys_kernel_apusys_pwr_top_on(void) 122*91f16700Schasinglulu { 123*91f16700Schasinglulu int ret; 124*91f16700Schasinglulu 125*91f16700Schasinglulu spin_lock(&apu_lock); 126*91f16700Schasinglulu 127*91f16700Schasinglulu if (apusys_top_on == true) { 128*91f16700Schasinglulu INFO(MODULE_TAG "%s: APUSYS already powered on!\n", __func__); 129*91f16700Schasinglulu spin_unlock(&apu_lock); 130*91f16700Schasinglulu return 0; 131*91f16700Schasinglulu } 132*91f16700Schasinglulu 133*91f16700Schasinglulu apu_pwr_flow_remote_sync(1); 134*91f16700Schasinglulu 135*91f16700Schasinglulu mmio_setbits_32(APU_RPC_BASE + APU_RPC_TOP_SEL_1, AFC_ENA); 136*91f16700Schasinglulu 137*91f16700Schasinglulu mmio_write_32(APU_RPC_BASE + APU_RPC_TOP_CON, REG_WAKEUP_SET); 138*91f16700Schasinglulu 139*91f16700Schasinglulu ret = apu_poll(APU_RPC_BASE + APU_RPC_INTF_PWR_RDY, 140*91f16700Schasinglulu PWR_RDY, PWR_RDY, APU_TOP_ON_POLLING_TIMEOUT_US); 141*91f16700Schasinglulu if (ret != 0) { 142*91f16700Schasinglulu ERROR(MODULE_TAG "%s polling RPC RDY timeout, ret %d\n", __func__, ret); 143*91f16700Schasinglulu spin_unlock(&apu_lock); 144*91f16700Schasinglulu return ret; 145*91f16700Schasinglulu } 146*91f16700Schasinglulu 147*91f16700Schasinglulu ret = apu_poll(APU_RPC_BASE + APU_RPC_STATUS, 148*91f16700Schasinglulu RPC_STATUS_RDY, RPC_STATUS_RDY, APU_TOP_ON_POLLING_TIMEOUT_US); 149*91f16700Schasinglulu if (ret != 0) { 150*91f16700Schasinglulu ERROR(MODULE_TAG "%s polling ARE FSM timeout, ret %d\n", __func__, ret); 151*91f16700Schasinglulu spin_unlock(&apu_lock); 152*91f16700Schasinglulu return ret; 153*91f16700Schasinglulu } 154*91f16700Schasinglulu 155*91f16700Schasinglulu mmio_write_32(APU_VCORE_BASE + APUSYS_VCORE_CG_CLR, CG_CLR); 156*91f16700Schasinglulu mmio_write_32(APU_RCX_BASE + APU_RCX_CG_CLR, CG_CLR); 157*91f16700Schasinglulu 158*91f16700Schasinglulu apu_xpu2apusys_d4_slv_en(D4_SLV_OFF); 159*91f16700Schasinglulu 160*91f16700Schasinglulu apu_backup_restore(APU_CTRL_RESTORE); 161*91f16700Schasinglulu 162*91f16700Schasinglulu apusys_top_on = true; 163*91f16700Schasinglulu 164*91f16700Schasinglulu spin_unlock(&apu_lock); 165*91f16700Schasinglulu return ret; 166*91f16700Schasinglulu } 167*91f16700Schasinglulu 168*91f16700Schasinglulu static void apu_sleep_rpc_rcx(void) 169*91f16700Schasinglulu { 170*91f16700Schasinglulu mmio_write_32(APU_RPC_BASE + APU_RPC_TOP_CON, REG_WAKEUP_CLR); 171*91f16700Schasinglulu dsb(); 172*91f16700Schasinglulu udelay(10); 173*91f16700Schasinglulu 174*91f16700Schasinglulu mmio_setbits_32(APU_RPC_BASE + APU_RPC_TOP_SEL, (RPC_CTRL | RSV10)); 175*91f16700Schasinglulu dsb(); 176*91f16700Schasinglulu udelay(10); 177*91f16700Schasinglulu 178*91f16700Schasinglulu mmio_setbits_32(APU_RPC_BASE + APU_RPC_TOP_CON, CLR_IRQ); 179*91f16700Schasinglulu dsb(); 180*91f16700Schasinglulu udelay(10); 181*91f16700Schasinglulu 182*91f16700Schasinglulu mmio_setbits_32(APU_RPC_BASE + APU_RPC_TOP_CON, SLEEP_REQ); 183*91f16700Schasinglulu dsb(); 184*91f16700Schasinglulu udelay(100); 185*91f16700Schasinglulu } 186*91f16700Schasinglulu 187*91f16700Schasinglulu int apusys_kernel_apusys_pwr_top_off(void) 188*91f16700Schasinglulu { 189*91f16700Schasinglulu int ret; 190*91f16700Schasinglulu 191*91f16700Schasinglulu spin_lock(&apu_lock); 192*91f16700Schasinglulu 193*91f16700Schasinglulu if (apusys_top_on == false) { 194*91f16700Schasinglulu INFO(MODULE_TAG "%s: APUSYS already powered off!\n", __func__); 195*91f16700Schasinglulu spin_unlock(&apu_lock); 196*91f16700Schasinglulu return 0; 197*91f16700Schasinglulu } 198*91f16700Schasinglulu 199*91f16700Schasinglulu apu_backup_restore(APU_CTRL_BACKUP); 200*91f16700Schasinglulu 201*91f16700Schasinglulu apu_xpu2apusys_d4_slv_en(D4_SLV_ON); 202*91f16700Schasinglulu 203*91f16700Schasinglulu if (mmio_read_32(APU_MBOX0_BASE + PWR_FLOW_SYNC_REG) == 0) { 204*91f16700Schasinglulu apu_pwr_flow_remote_sync(1); 205*91f16700Schasinglulu } else { 206*91f16700Schasinglulu apu_sleep_rpc_rcx(); 207*91f16700Schasinglulu } 208*91f16700Schasinglulu 209*91f16700Schasinglulu ret = apu_poll(APU_RPC_BASE + APU_RPC_INTF_PWR_RDY, 210*91f16700Schasinglulu PWR_RDY, PWR_OFF, APU_TOP_OFF_POLLING_TIMEOUT_US); 211*91f16700Schasinglulu if (ret != 0) { 212*91f16700Schasinglulu ERROR(MODULE_TAG "%s timeout to wait RPC sleep (val:%d), ret %d\n", 213*91f16700Schasinglulu __func__, APU_TOP_OFF_POLLING_TIMEOUT_US, ret); 214*91f16700Schasinglulu spin_unlock(&apu_lock); 215*91f16700Schasinglulu return ret; 216*91f16700Schasinglulu } 217*91f16700Schasinglulu 218*91f16700Schasinglulu apusys_top_on = false; 219*91f16700Schasinglulu 220*91f16700Schasinglulu spin_unlock(&apu_lock); 221*91f16700Schasinglulu return ret; 222*91f16700Schasinglulu } 223*91f16700Schasinglulu 224*91f16700Schasinglulu static void get_pll_pcw(const uint32_t clk_rate, uint32_t *r1, uint32_t *r2) 225*91f16700Schasinglulu { 226*91f16700Schasinglulu unsigned int fvco = clk_rate; 227*91f16700Schasinglulu unsigned int pcw_val; 228*91f16700Schasinglulu unsigned int postdiv_val = 1; 229*91f16700Schasinglulu unsigned int postdiv_reg = 0; 230*91f16700Schasinglulu 231*91f16700Schasinglulu while (fvco <= OUT_CLK_FREQ_MIN) { 232*91f16700Schasinglulu postdiv_val = postdiv_val << 1; 233*91f16700Schasinglulu postdiv_reg = postdiv_reg + 1; 234*91f16700Schasinglulu fvco = fvco << 1; 235*91f16700Schasinglulu } 236*91f16700Schasinglulu 237*91f16700Schasinglulu pcw_val = (fvco * (1 << DDS_SHIFT)) / BASIC_CLK_FREQ; 238*91f16700Schasinglulu 239*91f16700Schasinglulu if (postdiv_reg == 0) { 240*91f16700Schasinglulu pcw_val = pcw_val * 2; 241*91f16700Schasinglulu postdiv_val = postdiv_val << 1; 242*91f16700Schasinglulu postdiv_reg = postdiv_reg + 1; 243*91f16700Schasinglulu } 244*91f16700Schasinglulu 245*91f16700Schasinglulu *r1 = postdiv_reg; 246*91f16700Schasinglulu *r2 = pcw_val; 247*91f16700Schasinglulu } 248*91f16700Schasinglulu 249*91f16700Schasinglulu static void apu_pll_init(void) 250*91f16700Schasinglulu { 251*91f16700Schasinglulu const uint32_t pll_hfctl_cfg[PLL_NUM] = { 252*91f16700Schasinglulu PLL4HPLL_FHCTL0_CFG, 253*91f16700Schasinglulu PLL4HPLL_FHCTL1_CFG, 254*91f16700Schasinglulu PLL4HPLL_FHCTL2_CFG, 255*91f16700Schasinglulu PLL4HPLL_FHCTL3_CFG 256*91f16700Schasinglulu }; 257*91f16700Schasinglulu const uint32_t pll_con1[PLL_NUM] = { 258*91f16700Schasinglulu PLL4H_PLL1_CON1, 259*91f16700Schasinglulu PLL4H_PLL2_CON1, 260*91f16700Schasinglulu PLL4H_PLL3_CON1, 261*91f16700Schasinglulu PLL4H_PLL4_CON1 262*91f16700Schasinglulu }; 263*91f16700Schasinglulu const uint32_t pll_fhctl_dds[PLL_NUM] = { 264*91f16700Schasinglulu PLL4HPLL_FHCTL0_DDS, 265*91f16700Schasinglulu PLL4HPLL_FHCTL1_DDS, 266*91f16700Schasinglulu PLL4HPLL_FHCTL2_DDS, 267*91f16700Schasinglulu PLL4HPLL_FHCTL3_DDS 268*91f16700Schasinglulu }; 269*91f16700Schasinglulu const uint32_t pll_freq_out[PLL_NUM] = { 270*91f16700Schasinglulu APUPLL0_DEFAULT_FREQ, 271*91f16700Schasinglulu APUPLL1_DEFAULT_FREQ, 272*91f16700Schasinglulu APUPLL2_DEFAULT_FREQ, 273*91f16700Schasinglulu APUPLL3_DEFAULT_FREQ 274*91f16700Schasinglulu }; 275*91f16700Schasinglulu uint32_t pcw_val, posdiv_val; 276*91f16700Schasinglulu int pll_idx; 277*91f16700Schasinglulu 278*91f16700Schasinglulu mmio_setbits_32(APU_PLL_BASE + PLL4HPLL_FHCTL_RST_CON, PLL4H_PLL_HP_SWRSTB); 279*91f16700Schasinglulu mmio_setbits_32(APU_PLL_BASE + PLL4HPLL_FHCTL_HP_EN, PLL4H_PLL_HP_EN); 280*91f16700Schasinglulu mmio_setbits_32(APU_PLL_BASE + PLL4HPLL_FHCTL_CLK_CON, PLL4H_PLL_HP_CLKEN); 281*91f16700Schasinglulu 282*91f16700Schasinglulu for (pll_idx = 0; pll_idx < PLL_NUM; pll_idx++) { 283*91f16700Schasinglulu mmio_setbits_32(APU_PLL_BASE + pll_hfctl_cfg[pll_idx], (FHCTL0_EN | SFSTR0_EN)); 284*91f16700Schasinglulu 285*91f16700Schasinglulu posdiv_val = 0; 286*91f16700Schasinglulu pcw_val = 0; 287*91f16700Schasinglulu get_pll_pcw(pll_freq_out[pll_idx], &posdiv_val, &pcw_val); 288*91f16700Schasinglulu 289*91f16700Schasinglulu mmio_clrsetbits_32(APU_PLL_BASE + pll_con1[pll_idx], 290*91f16700Schasinglulu (RG_PLL_POSDIV_MASK << RG_PLL_POSDIV_SFT), 291*91f16700Schasinglulu (posdiv_val << RG_PLL_POSDIV_SFT)); 292*91f16700Schasinglulu mmio_write_32(APU_PLL_BASE + pll_fhctl_dds[pll_idx], 293*91f16700Schasinglulu (FHCTL_PLL_TGL_ORG | pcw_val)); 294*91f16700Schasinglulu } 295*91f16700Schasinglulu } 296*91f16700Schasinglulu 297*91f16700Schasinglulu static void apu_acc_init(void) 298*91f16700Schasinglulu { 299*91f16700Schasinglulu mmio_write_32(APU_ACC_BASE + APU_ACC_CONFG_CLR0, CGEN_SOC); 300*91f16700Schasinglulu mmio_write_32(APU_ACC_BASE + APU_ACC_CONFG_SET0, HW_CTRL_EN); 301*91f16700Schasinglulu 302*91f16700Schasinglulu mmio_write_32(APU_ACC_BASE + APU_ACC_CONFG_CLR1, CGEN_SOC); 303*91f16700Schasinglulu mmio_write_32(APU_ACC_BASE + APU_ACC_CONFG_SET1, HW_CTRL_EN); 304*91f16700Schasinglulu 305*91f16700Schasinglulu mmio_write_32(APU_ACC_BASE + APU_ACC_CONFG_CLR2, CGEN_SOC); 306*91f16700Schasinglulu mmio_write_32(APU_ACC_BASE + APU_ACC_CONFG_SET2, HW_CTRL_EN); 307*91f16700Schasinglulu mmio_write_32(APU_ACC_BASE + APU_ACC_AUTO_CTRL_SET2, CLK_REQ_SW_EN); 308*91f16700Schasinglulu 309*91f16700Schasinglulu mmio_write_32(APU_ACC_BASE + APU_ACC_CONFG_CLR3, CGEN_SOC); 310*91f16700Schasinglulu mmio_write_32(APU_ACC_BASE + APU_ACC_CONFG_SET3, HW_CTRL_EN); 311*91f16700Schasinglulu mmio_write_32(APU_ACC_BASE + APU_ACC_AUTO_CTRL_SET3, CLK_REQ_SW_EN); 312*91f16700Schasinglulu 313*91f16700Schasinglulu mmio_write_32(APU_ACC_BASE + APU_ACC_CLK_INV_EN_SET, CLK_INV_EN); 314*91f16700Schasinglulu } 315*91f16700Schasinglulu 316*91f16700Schasinglulu static void apu_buck_off_cfg(void) 317*91f16700Schasinglulu { 318*91f16700Schasinglulu mmio_write_32(APU_RPC_BASE + APU_RPC_HW_CON, BUCK_PROT_REQ_SET); 319*91f16700Schasinglulu dsb(); 320*91f16700Schasinglulu udelay(10); 321*91f16700Schasinglulu 322*91f16700Schasinglulu mmio_write_32(APU_RPC_BASE + APU_RPC_HW_CON, BUCK_ELS_EN_SET); 323*91f16700Schasinglulu dsb(); 324*91f16700Schasinglulu udelay(10); 325*91f16700Schasinglulu 326*91f16700Schasinglulu mmio_write_32(APU_RPC_BASE + APU_RPC_HW_CON, BUCK_AO_RST_B_CLR); 327*91f16700Schasinglulu dsb(); 328*91f16700Schasinglulu udelay(10); 329*91f16700Schasinglulu } 330*91f16700Schasinglulu 331*91f16700Schasinglulu static void apu_pcu_init(void) 332*91f16700Schasinglulu { 333*91f16700Schasinglulu uint32_t vapu_en_offset = BUCK_VAPU_PMIC_REG_EN_ADDR; 334*91f16700Schasinglulu uint32_t vapu_sram_en_offset = BUCK_VAPU_SRAM_PMIC_REG_EN_ADDR; 335*91f16700Schasinglulu 336*91f16700Schasinglulu mmio_write_32(APU_PCU_BASE + APU_PCU_CTRL_SET, AUTO_BUCK_EN); 337*91f16700Schasinglulu 338*91f16700Schasinglulu mmio_write_32(APU_PCU_BASE + APU_PCU_BUCK_STEP_SEL, BUCK_ON_OFF_CMD_EN); 339*91f16700Schasinglulu 340*91f16700Schasinglulu mmio_write_32(APU_PCU_BASE + APU_PCU_BUCK_ON_DAT0_L, 341*91f16700Schasinglulu ((vapu_sram_en_offset << BUCK_OFFSET_SFT) + BUCK_ON_CMD)); 342*91f16700Schasinglulu mmio_write_32(APU_PCU_BASE + APU_PCU_BUCK_ON_DAT0_H, CMD_OP); 343*91f16700Schasinglulu 344*91f16700Schasinglulu mmio_write_32(APU_PCU_BASE + APU_PCU_BUCK_ON_DAT1_L, 345*91f16700Schasinglulu ((vapu_en_offset << BUCK_OFFSET_SFT) + BUCK_ON_CMD)); 346*91f16700Schasinglulu mmio_write_32(APU_PCU_BASE + APU_PCU_BUCK_ON_DAT1_H, CMD_OP); 347*91f16700Schasinglulu 348*91f16700Schasinglulu mmio_write_32(APU_PCU_BASE + APU_PCU_BUCK_OFF_DAT0_L, 349*91f16700Schasinglulu ((vapu_en_offset << BUCK_OFFSET_SFT) + BUCK_OFF_CMD)); 350*91f16700Schasinglulu mmio_write_32(APU_PCU_BASE + APU_PCU_BUCK_OFF_DAT0_H, CMD_OP); 351*91f16700Schasinglulu 352*91f16700Schasinglulu mmio_write_32(APU_PCU_BASE + APU_PCU_BUCK_OFF_DAT1_L, 353*91f16700Schasinglulu ((vapu_sram_en_offset << BUCK_OFFSET_SFT) + BUCK_OFF_CMD)); 354*91f16700Schasinglulu mmio_write_32(APU_PCU_BASE + APU_PCU_BUCK_OFF_DAT1_H, CMD_OP); 355*91f16700Schasinglulu 356*91f16700Schasinglulu mmio_write_32(APU_PCU_BASE + APU_PCU_BUCK_ON_SLE0, APU_PCU_BUCK_ON_SETTLE_TIME); 357*91f16700Schasinglulu mmio_write_32(APU_PCU_BASE + APU_PCU_BUCK_ON_SLE1, APU_PCU_BUCK_ON_SETTLE_TIME); 358*91f16700Schasinglulu } 359*91f16700Schasinglulu 360*91f16700Schasinglulu static void apu_rpclite_init(void) 361*91f16700Schasinglulu { 362*91f16700Schasinglulu const uint32_t sleep_type_offset[] = { 363*91f16700Schasinglulu APU_RPC_SW_TYPE2, 364*91f16700Schasinglulu APU_RPC_SW_TYPE3, 365*91f16700Schasinglulu APU_RPC_SW_TYPE4, 366*91f16700Schasinglulu APU_RPC_SW_TYPE5, 367*91f16700Schasinglulu APU_RPC_SW_TYPE6, 368*91f16700Schasinglulu APU_RPC_SW_TYPE7, 369*91f16700Schasinglulu APU_RPC_SW_TYPE8, 370*91f16700Schasinglulu APU_RPC_SW_TYPE9 371*91f16700Schasinglulu }; 372*91f16700Schasinglulu int ofs_arr_size = ARRAY_SIZE(sleep_type_offset); 373*91f16700Schasinglulu int ofs_idx; 374*91f16700Schasinglulu 375*91f16700Schasinglulu for (ofs_idx = 0 ; ofs_idx < ofs_arr_size ; ofs_idx++) { 376*91f16700Schasinglulu mmio_clrbits_32(APU_ACX0_RPC_LITE_BASE + sleep_type_offset[ofs_idx], 377*91f16700Schasinglulu SW_TYPE); 378*91f16700Schasinglulu } 379*91f16700Schasinglulu 380*91f16700Schasinglulu mmio_setbits_32(APU_ACX0_RPC_LITE_BASE + APU_RPC_TOP_SEL, RPC_CTRL); 381*91f16700Schasinglulu } 382*91f16700Schasinglulu 383*91f16700Schasinglulu static void apu_rpc_init(void) 384*91f16700Schasinglulu { 385*91f16700Schasinglulu mmio_clrbits_32(APU_RPC_BASE + APU_RPC_SW_TYPE0, SW_TYPE); 386*91f16700Schasinglulu mmio_setbits_32(APU_RPC_BASE + APU_RPC_TOP_SEL, RPC_TOP_CTRL); 387*91f16700Schasinglulu mmio_setbits_32(APU_RPC_BASE + APU_RPC_TOP_SEL_1, RPC_TOP_CTRL1); 388*91f16700Schasinglulu } 389*91f16700Schasinglulu 390*91f16700Schasinglulu static int apu_are_init(void) 391*91f16700Schasinglulu { 392*91f16700Schasinglulu int ret; 393*91f16700Schasinglulu int are_id = 0; 394*91f16700Schasinglulu const uint32_t are_base[APU_ARE_NUM] = { APU_ARE0_BASE, APU_ARE1_BASE, APU_ARE2_BASE }; 395*91f16700Schasinglulu const uint32_t are_entry2_cfg_l[APU_ARE_NUM] = { 396*91f16700Schasinglulu ARE0_ENTRY2_CFG_L, 397*91f16700Schasinglulu ARE1_ENTRY2_CFG_L, 398*91f16700Schasinglulu ARE2_ENTRY2_CFG_L 399*91f16700Schasinglulu }; 400*91f16700Schasinglulu 401*91f16700Schasinglulu mmio_setbits_32(APU_AO_CTL_BASE + CSR_DUMMY_0_ADDR, VCORE_ARE_REQ); 402*91f16700Schasinglulu 403*91f16700Schasinglulu ret = apu_poll(APU_ARE2_BASE + APU_ARE_GLO_FSM, ARE_GLO_FSM_IDLE, ARE_GLO_FSM_IDLE, 404*91f16700Schasinglulu APU_ARE_POLLING_TIMEOUT_US); 405*91f16700Schasinglulu if (ret != 0) { 406*91f16700Schasinglulu ERROR(MODULE_TAG "[%s][%d] ARE init timeout\n", 407*91f16700Schasinglulu __func__, __LINE__); 408*91f16700Schasinglulu return ret; 409*91f16700Schasinglulu } 410*91f16700Schasinglulu 411*91f16700Schasinglulu for (are_id = APU_ARE0; are_id < APU_ARE_NUM; are_id++) { 412*91f16700Schasinglulu mmio_write_32(are_base[are_id] + APU_ARE_ENTRY0_SRAM_H, ARE_ENTRY0_SRAM_H_INIT); 413*91f16700Schasinglulu mmio_write_32(are_base[are_id] + APU_ARE_ENTRY0_SRAM_L, ARE_ENTRY0_SRAM_L_INIT); 414*91f16700Schasinglulu 415*91f16700Schasinglulu mmio_write_32(are_base[are_id] + APU_ARE_ENTRY1_SRAM_H, ARE_ENTRY1_SRAM_H_INIT); 416*91f16700Schasinglulu mmio_write_32(are_base[are_id] + APU_ARE_ENTRY1_SRAM_L, ARE_ENTRY1_SRAM_L_INIT); 417*91f16700Schasinglulu 418*91f16700Schasinglulu mmio_write_32(are_base[are_id] + APU_ARE_ENTRY2_SRAM_H, ARE_ENTRY_CFG_H); 419*91f16700Schasinglulu mmio_write_32(are_base[are_id] + APU_ARE_ENTRY2_SRAM_L, are_entry2_cfg_l[are_id]); 420*91f16700Schasinglulu 421*91f16700Schasinglulu mmio_read_32(are_base[are_id] + APU_ARE_ENTRY2_SRAM_H); 422*91f16700Schasinglulu mmio_read_32(are_base[are_id] + APU_ARE_ENTRY2_SRAM_L); 423*91f16700Schasinglulu 424*91f16700Schasinglulu mmio_write_32(are_base[are_id] + APU_ARE_INI_CTRL, ARE_CONFG_INI); 425*91f16700Schasinglulu } 426*91f16700Schasinglulu 427*91f16700Schasinglulu return ret; 428*91f16700Schasinglulu } 429*91f16700Schasinglulu 430*91f16700Schasinglulu static void apu_aoc_init(void) 431*91f16700Schasinglulu { 432*91f16700Schasinglulu mmio_clrbits_32(SPM_BASE + APUSYS_BUCK_ISOLATION, IPU_EXT_BUCK_ISO); 433*91f16700Schasinglulu mmio_write_32(APU_RPC_BASE + APU_RPC_HW_CON, BUCK_ELS_EN_CLR); 434*91f16700Schasinglulu dsb(); 435*91f16700Schasinglulu udelay(10); 436*91f16700Schasinglulu 437*91f16700Schasinglulu mmio_write_32(APU_RPC_BASE + APU_RPC_HW_CON, BUCK_AO_RST_B_SET); 438*91f16700Schasinglulu dsb(); 439*91f16700Schasinglulu udelay(10); 440*91f16700Schasinglulu 441*91f16700Schasinglulu mmio_write_32(APU_RPC_BASE + APU_RPC_HW_CON, BUCK_PROT_REQ_CLR); 442*91f16700Schasinglulu dsb(); 443*91f16700Schasinglulu udelay(10); 444*91f16700Schasinglulu 445*91f16700Schasinglulu mmio_write_32(APU_RPC_BASE + APU_RPC_HW_CON, SRAM_AOC_ISO_CLR); 446*91f16700Schasinglulu dsb(); 447*91f16700Schasinglulu udelay(10); 448*91f16700Schasinglulu } 449*91f16700Schasinglulu 450*91f16700Schasinglulu static int init_hw_setting(void) 451*91f16700Schasinglulu { 452*91f16700Schasinglulu int ret; 453*91f16700Schasinglulu 454*91f16700Schasinglulu apu_aoc_init(); 455*91f16700Schasinglulu apu_pcu_init(); 456*91f16700Schasinglulu apu_rpc_init(); 457*91f16700Schasinglulu apu_rpclite_init(); 458*91f16700Schasinglulu 459*91f16700Schasinglulu ret = apu_are_init(); 460*91f16700Schasinglulu if (ret != 0) { 461*91f16700Schasinglulu return ret; 462*91f16700Schasinglulu } 463*91f16700Schasinglulu 464*91f16700Schasinglulu apu_pll_init(); 465*91f16700Schasinglulu apu_acc_init(); 466*91f16700Schasinglulu apu_buck_off_cfg(); 467*91f16700Schasinglulu 468*91f16700Schasinglulu return ret; 469*91f16700Schasinglulu } 470*91f16700Schasinglulu 471*91f16700Schasinglulu int apusys_power_init(void) 472*91f16700Schasinglulu { 473*91f16700Schasinglulu int ret; 474*91f16700Schasinglulu 475*91f16700Schasinglulu ret = init_hw_setting(); 476*91f16700Schasinglulu if (ret != 0) { 477*91f16700Schasinglulu ERROR(MODULE_TAG "%s initial fail\n", __func__); 478*91f16700Schasinglulu } else { 479*91f16700Schasinglulu INFO(MODULE_TAG "%s initial done\n", __func__); 480*91f16700Schasinglulu } 481*91f16700Schasinglulu 482*91f16700Schasinglulu return ret; 483*91f16700Schasinglulu } 484