xref: /arm-trusted-firmware/plat/marvell/armada/a8k/a80x0/board/marvell_plat_config.c (revision 91f16700b400a8c0651d24a598fc48ee2997a0d7)
1*91f16700Schasinglulu /*
2*91f16700Schasinglulu  * Copyright (C) 2018 Marvell International Ltd.
3*91f16700Schasinglulu  *
4*91f16700Schasinglulu  * SPDX-License-Identifier:     BSD-3-Clause
5*91f16700Schasinglulu  * https://spdx.org/licenses
6*91f16700Schasinglulu  */
7*91f16700Schasinglulu 
8*91f16700Schasinglulu #include <armada_common.h>
9*91f16700Schasinglulu 
10*91f16700Schasinglulu /*
11*91f16700Schasinglulu  * If bootrom is currently at BLE there's no need to include the memory
12*91f16700Schasinglulu  * maps structure at this point
13*91f16700Schasinglulu  */
14*91f16700Schasinglulu #include <mvebu_def.h>
15*91f16700Schasinglulu #ifndef IMAGE_BLE
16*91f16700Schasinglulu 
17*91f16700Schasinglulu /*****************************************************************************
18*91f16700Schasinglulu  * AMB Configuration
19*91f16700Schasinglulu  *****************************************************************************
20*91f16700Schasinglulu  */
21*91f16700Schasinglulu struct addr_map_win amb_memory_map[] = {
22*91f16700Schasinglulu 	/* CP1 SPI1 CS0 Direct Mode access */
23*91f16700Schasinglulu 	{0xf900,	0x1000000,	AMB_SPI1_CS0_ID},
24*91f16700Schasinglulu };
25*91f16700Schasinglulu 
26*91f16700Schasinglulu int marvell_get_amb_memory_map(struct addr_map_win **win, uint32_t *size,
27*91f16700Schasinglulu 			       uintptr_t base)
28*91f16700Schasinglulu {
29*91f16700Schasinglulu 	*win = amb_memory_map;
30*91f16700Schasinglulu 	if (*win == NULL)
31*91f16700Schasinglulu 		*size = 0;
32*91f16700Schasinglulu 	else
33*91f16700Schasinglulu 		*size = ARRAY_SIZE(amb_memory_map);
34*91f16700Schasinglulu 
35*91f16700Schasinglulu 	return 0;
36*91f16700Schasinglulu }
37*91f16700Schasinglulu #endif
38*91f16700Schasinglulu 
39*91f16700Schasinglulu /*****************************************************************************
40*91f16700Schasinglulu  * IO WIN Configuration
41*91f16700Schasinglulu  *****************************************************************************
42*91f16700Schasinglulu  */
43*91f16700Schasinglulu struct addr_map_win io_win_memory_map[] = {
44*91f16700Schasinglulu 	/* CP1 (MCI0) internal regs */
45*91f16700Schasinglulu 	{0x00000000f4000000,		0x2000000,  MCI_0_TID},
46*91f16700Schasinglulu #ifndef IMAGE_BLE
47*91f16700Schasinglulu 	/* PCIe0 and SPI1_CS0 (RUNIT) on CP1*/
48*91f16700Schasinglulu 	{0x00000000f9000000,		0x2000000,  MCI_0_TID},
49*91f16700Schasinglulu 	/* PCIe1 on CP1*/
50*91f16700Schasinglulu 	{0x00000000fb000000,		0x1000000,  MCI_0_TID},
51*91f16700Schasinglulu 	/* PCIe2 on CP1*/
52*91f16700Schasinglulu 	{0x00000000fc000000,		0x1000000,  MCI_0_TID},
53*91f16700Schasinglulu 	/* MCI 0 indirect window */
54*91f16700Schasinglulu 	{MVEBU_MCI_REG_BASE_REMAP(0),	0x100000,  MCI_0_TID},
55*91f16700Schasinglulu 	/* MCI 1 indirect window */
56*91f16700Schasinglulu 	{MVEBU_MCI_REG_BASE_REMAP(1),	0x100000,  MCI_1_TID},
57*91f16700Schasinglulu #endif
58*91f16700Schasinglulu };
59*91f16700Schasinglulu 
60*91f16700Schasinglulu uint32_t marvell_get_io_win_gcr_target(int ap_index)
61*91f16700Schasinglulu {
62*91f16700Schasinglulu 	return PIDI_TID;
63*91f16700Schasinglulu }
64*91f16700Schasinglulu 
65*91f16700Schasinglulu int marvell_get_io_win_memory_map(int ap_index, struct addr_map_win **win,
66*91f16700Schasinglulu 				  uint32_t *size)
67*91f16700Schasinglulu {
68*91f16700Schasinglulu 	*win = io_win_memory_map;
69*91f16700Schasinglulu 	if (*win == NULL)
70*91f16700Schasinglulu 		*size = 0;
71*91f16700Schasinglulu 	else
72*91f16700Schasinglulu 		*size = ARRAY_SIZE(io_win_memory_map);
73*91f16700Schasinglulu 
74*91f16700Schasinglulu 	return 0;
75*91f16700Schasinglulu }
76*91f16700Schasinglulu 
77*91f16700Schasinglulu #ifndef IMAGE_BLE
78*91f16700Schasinglulu /*****************************************************************************
79*91f16700Schasinglulu  * IOB Configuration
80*91f16700Schasinglulu  *****************************************************************************
81*91f16700Schasinglulu  */
82*91f16700Schasinglulu struct addr_map_win iob_memory_map_cp0[] = {
83*91f16700Schasinglulu 	/* CP0 */
84*91f16700Schasinglulu 	/* PEX1_X1 window */
85*91f16700Schasinglulu 	{0x00000000f7000000,	0x1000000,	PEX1_TID},
86*91f16700Schasinglulu 	/* PEX2_X1 window */
87*91f16700Schasinglulu 	{0x00000000f8000000,	0x1000000,	PEX2_TID},
88*91f16700Schasinglulu 	/* PEX0_X4 window */
89*91f16700Schasinglulu 	{0x00000000f6000000,	0x1000000,	PEX0_TID},
90*91f16700Schasinglulu 	{0x00000000c0000000,	0x30000000,	PEX0_TID},
91*91f16700Schasinglulu 	{0x0000000800000000,	0x100000000,	PEX0_TID},
92*91f16700Schasinglulu };
93*91f16700Schasinglulu 
94*91f16700Schasinglulu struct addr_map_win iob_memory_map_cp1[] = {
95*91f16700Schasinglulu 	/* CP1 */
96*91f16700Schasinglulu 	/* SPI1_CS0 (RUNIT) window */
97*91f16700Schasinglulu 	{0x00000000f9000000,	0x1000000,	RUNIT_TID},
98*91f16700Schasinglulu 	/* PEX1_X1 window */
99*91f16700Schasinglulu 	{0x00000000fb000000,	0x1000000,	PEX1_TID},
100*91f16700Schasinglulu 	/* PEX2_X1 window */
101*91f16700Schasinglulu 	{0x00000000fc000000,	0x1000000,	PEX2_TID},
102*91f16700Schasinglulu 	/* PEX0_X4 window */
103*91f16700Schasinglulu 	{0x00000000fa000000,	0x1000000,	PEX0_TID}
104*91f16700Schasinglulu };
105*91f16700Schasinglulu 
106*91f16700Schasinglulu int marvell_get_iob_memory_map(struct addr_map_win **win, uint32_t *size,
107*91f16700Schasinglulu 			       uintptr_t base)
108*91f16700Schasinglulu {
109*91f16700Schasinglulu 	switch (base) {
110*91f16700Schasinglulu 	case MVEBU_CP_REGS_BASE(0):
111*91f16700Schasinglulu 		*win = iob_memory_map_cp0;
112*91f16700Schasinglulu 		*size = ARRAY_SIZE(iob_memory_map_cp0);
113*91f16700Schasinglulu 		return 0;
114*91f16700Schasinglulu 	case MVEBU_CP_REGS_BASE(1):
115*91f16700Schasinglulu 		*win = iob_memory_map_cp1;
116*91f16700Schasinglulu 		*size = ARRAY_SIZE(iob_memory_map_cp1);
117*91f16700Schasinglulu 		return 0;
118*91f16700Schasinglulu 	default:
119*91f16700Schasinglulu 		*size = 0;
120*91f16700Schasinglulu 		*win = 0;
121*91f16700Schasinglulu 		return 1;
122*91f16700Schasinglulu 	}
123*91f16700Schasinglulu }
124*91f16700Schasinglulu #endif
125*91f16700Schasinglulu 
126*91f16700Schasinglulu /*****************************************************************************
127*91f16700Schasinglulu  * CCU Configuration
128*91f16700Schasinglulu  *****************************************************************************
129*91f16700Schasinglulu  */
130*91f16700Schasinglulu struct addr_map_win ccu_memory_map[] = {
131*91f16700Schasinglulu #ifdef IMAGE_BLE
132*91f16700Schasinglulu 	{0x00000000f2000000,	0x4000000,  IO_0_TID}, /* IO window */
133*91f16700Schasinglulu #else
134*91f16700Schasinglulu #if LLC_SRAM
135*91f16700Schasinglulu 	/* This entry is prepared for OP-TEE OS that enables the LLC SRAM
136*91f16700Schasinglulu 	 * and changes the window target to SRAM_TID.
137*91f16700Schasinglulu 	 */
138*91f16700Schasinglulu 	{PLAT_MARVELL_LLC_SRAM_BASE, PLAT_MARVELL_LLC_SRAM_SIZE, DRAM_0_TID},
139*91f16700Schasinglulu #endif
140*91f16700Schasinglulu 	{0x00000000f2000000,	0xe000000,  IO_0_TID}, /* IO window */
141*91f16700Schasinglulu 	{0x00000000c0000000,	0x30000000,  IO_0_TID}, /* IO window */
142*91f16700Schasinglulu 	{0x0000000800000000,	0x100000000,  IO_0_TID}, /* IO window */
143*91f16700Schasinglulu #endif
144*91f16700Schasinglulu };
145*91f16700Schasinglulu 
146*91f16700Schasinglulu uint32_t marvell_get_ccu_gcr_target(int ap)
147*91f16700Schasinglulu {
148*91f16700Schasinglulu 	return DRAM_0_TID;
149*91f16700Schasinglulu }
150*91f16700Schasinglulu 
151*91f16700Schasinglulu int marvell_get_ccu_memory_map(int ap, struct addr_map_win **win,
152*91f16700Schasinglulu 			       uint32_t *size)
153*91f16700Schasinglulu {
154*91f16700Schasinglulu 	*win = ccu_memory_map;
155*91f16700Schasinglulu 	*size = ARRAY_SIZE(ccu_memory_map);
156*91f16700Schasinglulu 
157*91f16700Schasinglulu 	return 0;
158*91f16700Schasinglulu }
159*91f16700Schasinglulu 
160*91f16700Schasinglulu #ifndef IMAGE_BLE
161*91f16700Schasinglulu /*****************************************************************************
162*91f16700Schasinglulu  * SoC PM configuration
163*91f16700Schasinglulu  *****************************************************************************
164*91f16700Schasinglulu  */
165*91f16700Schasinglulu /* CP GPIO should be used and the GPIOs should be within same GPIO register */
166*91f16700Schasinglulu struct power_off_method pm_cfg = {
167*91f16700Schasinglulu 	.type = PMIC_GPIO,
168*91f16700Schasinglulu 	.cfg.gpio.pin_count = 1,
169*91f16700Schasinglulu 	.cfg.gpio.info = {{0, 35} },
170*91f16700Schasinglulu 	.cfg.gpio.step_count = 7,
171*91f16700Schasinglulu 	.cfg.gpio.seq = {1, 0, 1, 0, 1, 0, 1},
172*91f16700Schasinglulu 	.cfg.gpio.delay_ms = 10,
173*91f16700Schasinglulu };
174*91f16700Schasinglulu 
175*91f16700Schasinglulu void *plat_marvell_get_pm_cfg(void)
176*91f16700Schasinglulu {
177*91f16700Schasinglulu 	/* Return the PM configurations */
178*91f16700Schasinglulu 	return &pm_cfg;
179*91f16700Schasinglulu }
180*91f16700Schasinglulu 
181*91f16700Schasinglulu /* In reference to #ifndef IMAGE_BLE, this part is used for BLE only. */
182*91f16700Schasinglulu #else
183*91f16700Schasinglulu /*****************************************************************************
184*91f16700Schasinglulu  * SKIP IMAGE Configuration
185*91f16700Schasinglulu  *****************************************************************************
186*91f16700Schasinglulu  */
187*91f16700Schasinglulu #if PLAT_RECOVERY_IMAGE_ENABLE
188*91f16700Schasinglulu struct skip_image skip_im = {
189*91f16700Schasinglulu 	.detection_method = GPIO,
190*91f16700Schasinglulu 	.info.gpio.num = 33,
191*91f16700Schasinglulu 	.info.gpio.button_state = HIGH,
192*91f16700Schasinglulu 	.info.test.cp_ap = CP,
193*91f16700Schasinglulu 	.info.test.cp_index = 0,
194*91f16700Schasinglulu };
195*91f16700Schasinglulu 
196*91f16700Schasinglulu void *plat_marvell_get_skip_image_data(void)
197*91f16700Schasinglulu {
198*91f16700Schasinglulu 	/* Return the skip_image configurations */
199*91f16700Schasinglulu 	return &skip_im;
200*91f16700Schasinglulu }
201*91f16700Schasinglulu #endif
202*91f16700Schasinglulu #endif
203