1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (C) 2018 Marvell International Ltd. 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu * https://spdx.org/licenses 6*91f16700Schasinglulu */ 7*91f16700Schasinglulu 8*91f16700Schasinglulu #include <armada_common.h> 9*91f16700Schasinglulu 10*91f16700Schasinglulu /* 11*91f16700Schasinglulu * If bootrom is currently at BLE there's no need to include the memory 12*91f16700Schasinglulu * maps structure at this point 13*91f16700Schasinglulu */ 14*91f16700Schasinglulu #include <mvebu_def.h> 15*91f16700Schasinglulu #ifndef IMAGE_BLE 16*91f16700Schasinglulu 17*91f16700Schasinglulu /***************************************************************************** 18*91f16700Schasinglulu * AMB Configuration 19*91f16700Schasinglulu ***************************************************************************** 20*91f16700Schasinglulu */ 21*91f16700Schasinglulu struct addr_map_win *amb_memory_map; 22*91f16700Schasinglulu 23*91f16700Schasinglulu int marvell_get_amb_memory_map(struct addr_map_win **win, uint32_t *size, 24*91f16700Schasinglulu uintptr_t base) 25*91f16700Schasinglulu { 26*91f16700Schasinglulu *win = amb_memory_map; 27*91f16700Schasinglulu if (*win == NULL) 28*91f16700Schasinglulu *size = 0; 29*91f16700Schasinglulu else 30*91f16700Schasinglulu *size = ARRAY_SIZE(amb_memory_map); 31*91f16700Schasinglulu 32*91f16700Schasinglulu return 0; 33*91f16700Schasinglulu } 34*91f16700Schasinglulu #endif 35*91f16700Schasinglulu 36*91f16700Schasinglulu /***************************************************************************** 37*91f16700Schasinglulu * IO WIN Configuration 38*91f16700Schasinglulu ***************************************************************************** 39*91f16700Schasinglulu */ 40*91f16700Schasinglulu struct addr_map_win io_win_memory_map[] = { 41*91f16700Schasinglulu #ifndef IMAGE_BLE 42*91f16700Schasinglulu /* MCI 0 indirect window */ 43*91f16700Schasinglulu {MVEBU_MCI_REG_BASE_REMAP(0), 0x100000, MCI_0_TID}, 44*91f16700Schasinglulu /* MCI 1 indirect window */ 45*91f16700Schasinglulu {MVEBU_MCI_REG_BASE_REMAP(1), 0x100000, MCI_1_TID}, 46*91f16700Schasinglulu #endif 47*91f16700Schasinglulu }; 48*91f16700Schasinglulu 49*91f16700Schasinglulu uint32_t marvell_get_io_win_gcr_target(int ap_index) 50*91f16700Schasinglulu { 51*91f16700Schasinglulu return PIDI_TID; 52*91f16700Schasinglulu } 53*91f16700Schasinglulu 54*91f16700Schasinglulu int marvell_get_io_win_memory_map(int ap_index, struct addr_map_win **win, 55*91f16700Schasinglulu uint32_t *size) 56*91f16700Schasinglulu { 57*91f16700Schasinglulu *win = io_win_memory_map; 58*91f16700Schasinglulu if (*win == NULL) 59*91f16700Schasinglulu *size = 0; 60*91f16700Schasinglulu else 61*91f16700Schasinglulu *size = ARRAY_SIZE(io_win_memory_map); 62*91f16700Schasinglulu 63*91f16700Schasinglulu return 0; 64*91f16700Schasinglulu } 65*91f16700Schasinglulu 66*91f16700Schasinglulu #ifndef IMAGE_BLE 67*91f16700Schasinglulu /***************************************************************************** 68*91f16700Schasinglulu * IOB Configuration 69*91f16700Schasinglulu ***************************************************************************** 70*91f16700Schasinglulu */ 71*91f16700Schasinglulu struct addr_map_win iob_memory_map[] = { 72*91f16700Schasinglulu /* PEX0_X4 window */ 73*91f16700Schasinglulu {0x00000000f6000000, 0x6000000, PEX0_TID}, 74*91f16700Schasinglulu {0x00000000c0000000, 0x30000000, PEX0_TID}, 75*91f16700Schasinglulu {0x0000000800000000, 0x200000000, PEX0_TID}, 76*91f16700Schasinglulu }; 77*91f16700Schasinglulu 78*91f16700Schasinglulu int marvell_get_iob_memory_map(struct addr_map_win **win, uint32_t *size, 79*91f16700Schasinglulu uintptr_t base) 80*91f16700Schasinglulu { 81*91f16700Schasinglulu *win = iob_memory_map; 82*91f16700Schasinglulu *size = ARRAY_SIZE(iob_memory_map); 83*91f16700Schasinglulu 84*91f16700Schasinglulu return 0; 85*91f16700Schasinglulu } 86*91f16700Schasinglulu #endif 87*91f16700Schasinglulu 88*91f16700Schasinglulu /***************************************************************************** 89*91f16700Schasinglulu * CCU Configuration 90*91f16700Schasinglulu ***************************************************************************** 91*91f16700Schasinglulu */ 92*91f16700Schasinglulu struct addr_map_win ccu_memory_map[] = { 93*91f16700Schasinglulu #ifdef IMAGE_BLE 94*91f16700Schasinglulu {0x00000000f2000000, 0x4000000, IO_0_TID}, /* IO window */ 95*91f16700Schasinglulu #else 96*91f16700Schasinglulu #if LLC_SRAM 97*91f16700Schasinglulu /* This entry is prepared for OP-TEE OS that enables the LLC SRAM 98*91f16700Schasinglulu * and changes the window target to SRAM_TID. 99*91f16700Schasinglulu */ 100*91f16700Schasinglulu {PLAT_MARVELL_LLC_SRAM_BASE, PLAT_MARVELL_LLC_SRAM_SIZE, DRAM_0_TID}, 101*91f16700Schasinglulu #endif 102*91f16700Schasinglulu {0x00000000f2000000, 0xe000000, IO_0_TID}, 103*91f16700Schasinglulu {0x00000000c0000000, 0x30000000, IO_0_TID}, /* IO window */ 104*91f16700Schasinglulu {0x0000000800000000, 0x200000000, IO_0_TID}, /* IO window */ 105*91f16700Schasinglulu #endif 106*91f16700Schasinglulu }; 107*91f16700Schasinglulu 108*91f16700Schasinglulu uint32_t marvell_get_ccu_gcr_target(int ap) 109*91f16700Schasinglulu { 110*91f16700Schasinglulu return DRAM_0_TID; 111*91f16700Schasinglulu } 112*91f16700Schasinglulu 113*91f16700Schasinglulu int marvell_get_ccu_memory_map(int ap_index, struct addr_map_win **win, 114*91f16700Schasinglulu uint32_t *size) 115*91f16700Schasinglulu { 116*91f16700Schasinglulu *win = ccu_memory_map; 117*91f16700Schasinglulu *size = ARRAY_SIZE(ccu_memory_map); 118*91f16700Schasinglulu 119*91f16700Schasinglulu return 0; 120*91f16700Schasinglulu } 121*91f16700Schasinglulu 122*91f16700Schasinglulu #ifdef IMAGE_BLE 123*91f16700Schasinglulu 124*91f16700Schasinglulu struct pci_hw_cfg *plat_get_pcie_hw_data(void) 125*91f16700Schasinglulu { 126*91f16700Schasinglulu return NULL; 127*91f16700Schasinglulu } 128*91f16700Schasinglulu 129*91f16700Schasinglulu /***************************************************************************** 130*91f16700Schasinglulu * SKIP IMAGE Configuration 131*91f16700Schasinglulu ***************************************************************************** 132*91f16700Schasinglulu */ 133*91f16700Schasinglulu #if PLAT_RECOVERY_IMAGE_ENABLE 134*91f16700Schasinglulu struct skip_image skip_im = { 135*91f16700Schasinglulu .detection_method = GPIO, 136*91f16700Schasinglulu .info.gpio.num = 33, 137*91f16700Schasinglulu .info.gpio.button_state = HIGH, 138*91f16700Schasinglulu .info.test.cp_ap = CP, 139*91f16700Schasinglulu .info.test.cp_index = 0, 140*91f16700Schasinglulu }; 141*91f16700Schasinglulu 142*91f16700Schasinglulu void *plat_marvell_get_skip_image_data(void) 143*91f16700Schasinglulu { 144*91f16700Schasinglulu /* Return the skip_image configurations */ 145*91f16700Schasinglulu return &skip_im; 146*91f16700Schasinglulu } 147*91f16700Schasinglulu #endif 148*91f16700Schasinglulu #endif 149