xref: /arm-trusted-firmware/plat/marvell/armada/a3k/common/include/a3700_plat_def.h (revision 91f16700b400a8c0651d24a598fc48ee2997a0d7)
1*91f16700Schasinglulu /*
2*91f16700Schasinglulu  * Copyright (C) 2018-2021 Marvell International Ltd.
3*91f16700Schasinglulu  *
4*91f16700Schasinglulu  * SPDX-License-Identifier:	BSD-3-Clause
5*91f16700Schasinglulu  * https://spdx.org/licenses
6*91f16700Schasinglulu  */
7*91f16700Schasinglulu 
8*91f16700Schasinglulu #ifndef A3700_PLAT_DEF_H
9*91f16700Schasinglulu #define A3700_PLAT_DEF_H
10*91f16700Schasinglulu 
11*91f16700Schasinglulu #include <marvell_def.h>
12*91f16700Schasinglulu 
13*91f16700Schasinglulu 
14*91f16700Schasinglulu #define MVEBU_MAX_CPUS_PER_CLUSTER	2
15*91f16700Schasinglulu 
16*91f16700Schasinglulu #define MVEBU_PRIMARY_CPU		0x0
17*91f16700Schasinglulu 
18*91f16700Schasinglulu /*
19*91f16700Schasinglulu  * The counter on A3700 is always fed from reference 25M clock (XTAL).
20*91f16700Schasinglulu  * However minimal CPU counter prescaler is 2, so the counter
21*91f16700Schasinglulu  * frequency will be divided by 2, the number is 12.5M
22*91f16700Schasinglulu  */
23*91f16700Schasinglulu #define COUNTER_FREQUENCY		12500000
24*91f16700Schasinglulu 
25*91f16700Schasinglulu #define MVEBU_REGS_BASE			0xD0000000
26*91f16700Schasinglulu 
27*91f16700Schasinglulu /*****************************************************************************
28*91f16700Schasinglulu  * MVEBU memory map related constants
29*91f16700Schasinglulu  *****************************************************************************
30*91f16700Schasinglulu  */
31*91f16700Schasinglulu /* Aggregate of all devices in the first GB */
32*91f16700Schasinglulu #define DEVICE0_BASE			MVEBU_REGS_BASE
33*91f16700Schasinglulu #define DEVICE0_SIZE			0x10000000
34*91f16700Schasinglulu 
35*91f16700Schasinglulu /*****************************************************************************
36*91f16700Schasinglulu  * GIC-500 & interrupt handling related constants
37*91f16700Schasinglulu  *****************************************************************************
38*91f16700Schasinglulu  */
39*91f16700Schasinglulu /* Base MVEBU compatible GIC memory map */
40*91f16700Schasinglulu #define MVEBU_GICD_BASE			0x1D00000
41*91f16700Schasinglulu #define MVEBU_GICR_BASE			0x1D40000
42*91f16700Schasinglulu #define MVEBU_GICC_BASE			0x1D80000
43*91f16700Schasinglulu 
44*91f16700Schasinglulu /*
45*91f16700Schasinglulu  * CCI-400 base address
46*91f16700Schasinglulu  * This address is absolute, not relative to MVEBU_REGS_BASE.
47*91f16700Schasinglulu  * This is not the default CCI base address (that would be 0xD8000000).
48*91f16700Schasinglulu  * Rather we remap CCI to this address to better utilize the address space.
49*91f16700Schasinglulu  * (The remapping is done in plat/marvell/armada/a3k/common/plat_cci.c)
50*91f16700Schasinglulu  */
51*91f16700Schasinglulu #define MVEBU_CCI_BASE			0xFE000000
52*91f16700Schasinglulu 
53*91f16700Schasinglulu /*****************************************************************************
54*91f16700Schasinglulu  * North and south bridge reset registers
55*91f16700Schasinglulu  *****************************************************************************
56*91f16700Schasinglulu  */
57*91f16700Schasinglulu #define MVEBU_NB_RESET_REG		(MVEBU_REGS_BASE + 0x12400)
58*91f16700Schasinglulu #define   MVEBU_NB_RESET_I2C1_N		(1 << 0)
59*91f16700Schasinglulu #define   MVEBU_NB_RESET_1WIRE_N	(1 << 1)
60*91f16700Schasinglulu #define   MVEBU_NB_RESET_SPI_N		(1 << 2)
61*91f16700Schasinglulu #define   MVEBU_NB_RESET_UART_N		(1 << 3)
62*91f16700Schasinglulu #define   MVEBU_NB_RESET_XTL_N		(1 << 4)
63*91f16700Schasinglulu #define   MVEBU_NB_RESET_I2C2_N		(1 << 5)
64*91f16700Schasinglulu #define   MVEBU_NB_RESET_UART2_N	(1 << 6)
65*91f16700Schasinglulu #define   MVEBU_NB_RESET_AVS_N		(1 << 7)
66*91f16700Schasinglulu #define   MVEBU_NB_RESET_DDR_N		(1 << 10)
67*91f16700Schasinglulu #define   MVEBU_NB_RESET_SETM_N		(1 << 11)
68*91f16700Schasinglulu #define   MVEBU_NB_RESET_DMA_N		(1 << 12)
69*91f16700Schasinglulu #define   MVEBU_NB_RESET_TSECM_N	(1 << 13)
70*91f16700Schasinglulu #define   MVEBU_NB_RESET_SDIO_N		(1 << 14)
71*91f16700Schasinglulu #define   MVEBU_NB_RESET_SATA_N		(1 << 15)
72*91f16700Schasinglulu #define   MVEBU_NB_RESET_PWRMGT_N	(1 << 16)
73*91f16700Schasinglulu #define   MVEBU_NB_RESET_OTP_N		(1 << 17)
74*91f16700Schasinglulu #define   MVEBU_NB_RESET_EIP_N		(1 << 18)
75*91f16700Schasinglulu #define MVEBU_SB_RESET_REG		(MVEBU_REGS_BASE + 0x18600)
76*91f16700Schasinglulu #define   MVEBU_SB_RESET_MCIPHY		(1 << 1)
77*91f16700Schasinglulu #define   MVEBU_SB_RESET_SDIO_N		(1 << 2)
78*91f16700Schasinglulu #define   MVEBU_SB_RESET_PCIE_N		(1 << 3)
79*91f16700Schasinglulu #define   MVEBU_SB_RESET_GBE1_N		(1 << 4)
80*91f16700Schasinglulu #define   MVEBU_SB_RESET_GBE0_N		(1 << 5)
81*91f16700Schasinglulu #define   MVEBU_SB_RESET_USB2PHY	(1 << 6)
82*91f16700Schasinglulu #define   MVEBU_SB_RESET_USB2HPHY	(1 << 7)
83*91f16700Schasinglulu #define   MVEBU_SB_RESET_MCI_N		(1 << 8)
84*91f16700Schasinglulu #define   MVEBU_SB_RESET_PWRMGT_N	(1 << 9)
85*91f16700Schasinglulu #define   MVEBU_SB_RESET_EBM_N		(1 << 10)
86*91f16700Schasinglulu #define   MVEBU_SB_RESET_OTP_N		(1 << 11)
87*91f16700Schasinglulu 
88*91f16700Schasinglulu /*****************************************************************************
89*91f16700Schasinglulu  * North and south bridge register base
90*91f16700Schasinglulu  *****************************************************************************
91*91f16700Schasinglulu  */
92*91f16700Schasinglulu #define MVEBU_NB_REGS_BASE			(MVEBU_REGS_BASE + 0x13000)
93*91f16700Schasinglulu #define MVEBU_SB_REGS_BASE			(MVEBU_REGS_BASE + 0x18000)
94*91f16700Schasinglulu 
95*91f16700Schasinglulu /*****************************************************************************
96*91f16700Schasinglulu  * GPIO registers related constants
97*91f16700Schasinglulu  *****************************************************************************
98*91f16700Schasinglulu  */
99*91f16700Schasinglulu /* North and south bridge GPIO register base address */
100*91f16700Schasinglulu #define MVEBU_NB_GPIO_REG_BASE			(MVEBU_NB_REGS_BASE + 0x800)
101*91f16700Schasinglulu #define MVEBU_NB_GPIO_IRQ_REG_BASE		(MVEBU_NB_REGS_BASE + 0xC00)
102*91f16700Schasinglulu #define MVEBU_SB_GPIO_REG_BASE			(MVEBU_SB_REGS_BASE + 0x800)
103*91f16700Schasinglulu #define MVEBU_SB_GPIO_IRQ_REG_BASE		(MVEBU_SB_REGS_BASE + 0xC00)
104*91f16700Schasinglulu #define MVEBU_NB_SB_IRQ_REG_BASE		(MVEBU_REGS_BASE + 0x8A00)
105*91f16700Schasinglulu 
106*91f16700Schasinglulu /* North Bridge GPIO selection register */
107*91f16700Schasinglulu #define MVEBU_NB_GPIO_SEL_REG			(MVEBU_NB_GPIO_REG_BASE + 0x30)
108*91f16700Schasinglulu #define MVEBU_NB_GPIO_OUTPUT_EN_HIGH_REG	(MVEBU_NB_GPIO_REG_BASE + 0x04)
109*91f16700Schasinglulu /* I2C1 GPIO Enable bit offset */
110*91f16700Schasinglulu #define MVEBU_GPIO_TW1_GPIO_EN_OFF		(10)
111*91f16700Schasinglulu /* SPI pins mode bit offset */
112*91f16700Schasinglulu #define MVEBU_GPIO_NB_SPI_PIN_MODE_OFF		(28)
113*91f16700Schasinglulu 
114*91f16700Schasinglulu /*****************************************************************************
115*91f16700Schasinglulu  * DRAM registers related constants
116*91f16700Schasinglulu  *****************************************************************************
117*91f16700Schasinglulu  */
118*91f16700Schasinglulu #define MVEBU_DRAM_REG_BASE			(MVEBU_REGS_BASE)
119*91f16700Schasinglulu 
120*91f16700Schasinglulu /*****************************************************************************
121*91f16700Schasinglulu  * SB wake-up registers related constants
122*91f16700Schasinglulu  *****************************************************************************
123*91f16700Schasinglulu  */
124*91f16700Schasinglulu #define MVEBU_SB_WAKEUP_REG_BASE		(MVEBU_REGS_BASE + 0x19000)
125*91f16700Schasinglulu 
126*91f16700Schasinglulu /*****************************************************************************
127*91f16700Schasinglulu  * PMSU registers related constants
128*91f16700Schasinglulu  *****************************************************************************
129*91f16700Schasinglulu  */
130*91f16700Schasinglulu #define MVEBU_PMSU_REG_BASE			(MVEBU_REGS_BASE + 0x14000)
131*91f16700Schasinglulu 
132*91f16700Schasinglulu /*****************************************************************************
133*91f16700Schasinglulu  * North Bridge Step-Down Registers
134*91f16700Schasinglulu  *****************************************************************************
135*91f16700Schasinglulu  */
136*91f16700Schasinglulu #define MVEBU_NB_STEP_DOWN_REG_BASE		(MVEBU_REGS_BASE + 0x12800)
137*91f16700Schasinglulu 
138*91f16700Schasinglulu /*****************************************************************************
139*91f16700Schasinglulu  * DRAM CS memory map register base
140*91f16700Schasinglulu  *****************************************************************************
141*91f16700Schasinglulu  */
142*91f16700Schasinglulu #define MVEBU_CS_MMAP_REG_BASE			(MVEBU_REGS_BASE + 0x200)
143*91f16700Schasinglulu 
144*91f16700Schasinglulu /*****************************************************************************
145*91f16700Schasinglulu  * CPU decoder window registers related constants
146*91f16700Schasinglulu  *****************************************************************************
147*91f16700Schasinglulu  */
148*91f16700Schasinglulu #define MVEBU_CPU_DEC_WIN_REG_BASE		(MVEBU_REGS_BASE + 0xCF00)
149*91f16700Schasinglulu 
150*91f16700Schasinglulu /*****************************************************************************
151*91f16700Schasinglulu  * AVS registers related constants
152*91f16700Schasinglulu  *****************************************************************************
153*91f16700Schasinglulu  */
154*91f16700Schasinglulu #define MVEBU_AVS_REG_BASE			(MVEBU_REGS_BASE + 0x11500)
155*91f16700Schasinglulu 
156*91f16700Schasinglulu 
157*91f16700Schasinglulu /*****************************************************************************
158*91f16700Schasinglulu  * AVS registers related constants
159*91f16700Schasinglulu  *****************************************************************************
160*91f16700Schasinglulu  */
161*91f16700Schasinglulu #define MVEBU_COMPHY_REG_BASE			(MVEBU_REGS_BASE + 0x18300)
162*91f16700Schasinglulu 
163*91f16700Schasinglulu /*****************************************************************************
164*91f16700Schasinglulu  * Cortex-M3 Secure Processor Mailbox constants
165*91f16700Schasinglulu  *****************************************************************************
166*91f16700Schasinglulu  */
167*91f16700Schasinglulu #define MVEBU_RWTM_REG_BASE			(MVEBU_REGS_BASE + 0xB0000)
168*91f16700Schasinglulu 
169*91f16700Schasinglulu #endif /* A3700_PLAT_DEF_H */
170