xref: /arm-trusted-firmware/plat/intel/soc/stratix10/include/s10_memory_controller.h (revision 91f16700b400a8c0651d24a598fc48ee2997a0d7)
1*91f16700Schasinglulu /*
2*91f16700Schasinglulu  * Copyright (c) 2019, Intel Corporation. All rights reserved.
3*91f16700Schasinglulu  *
4*91f16700Schasinglulu  * SPDX-License-Identifier: BSD-3-Clause
5*91f16700Schasinglulu  */
6*91f16700Schasinglulu 
7*91f16700Schasinglulu #ifndef __S10_MEMORYCONTROLLER_H__
8*91f16700Schasinglulu #define __S10_MEMORYCONTROLLER_H__
9*91f16700Schasinglulu 
10*91f16700Schasinglulu #define S10_MPFE_IOHMC_REG_DRAMADDRW			0xf80100a8
11*91f16700Schasinglulu #define S10_MPFE_IOHMC_CTRLCFG0				0xf8010028
12*91f16700Schasinglulu #define S10_MPFE_IOHMC_CTRLCFG1				0xf801002c
13*91f16700Schasinglulu #define S10_MPFE_IOHMC_DRAMADDRW			0xf80100a8
14*91f16700Schasinglulu #define S10_MPFE_IOHMC_DRAMTIMING0			0xf8010050
15*91f16700Schasinglulu #define S10_MPFE_IOHMC_CALTIMING0			0xf801007c
16*91f16700Schasinglulu #define S10_MPFE_IOHMC_CALTIMING1			0xf8010080
17*91f16700Schasinglulu #define S10_MPFE_IOHMC_CALTIMING2			0xf8010084
18*91f16700Schasinglulu #define S10_MPFE_IOHMC_CALTIMING3			0xf8010088
19*91f16700Schasinglulu #define S10_MPFE_IOHMC_CALTIMING4			0xf801008c
20*91f16700Schasinglulu #define S10_MPFE_IOHMC_CALTIMING9			0xf80100a0
21*91f16700Schasinglulu #define S10_MPFE_IOHMC_CALTIMING9_ACT_TO_ACT(x) (((x) & 0x000000ff) >> 0)
22*91f16700Schasinglulu #define S10_MPFE_IOHMC_CTRLCFG1_CFG_ADDR_ORDER(value)	\
23*91f16700Schasinglulu 						(((value) & 0x00000060) >> 5)
24*91f16700Schasinglulu 
25*91f16700Schasinglulu 
26*91f16700Schasinglulu #define S10_MPFE_HMC_ADP_ECCCTRL1			0xf8011100
27*91f16700Schasinglulu #define S10_MPFE_HMC_ADP_ECCCTRL2			0xf8011104
28*91f16700Schasinglulu #define S10_MPFE_HMC_ADP_RSTHANDSHAKESTAT		0xf8011218
29*91f16700Schasinglulu #define S10_MPFE_HMC_ADP_RSTHANDSHAKESTAT_SEQ2CORE	0x000000ff
30*91f16700Schasinglulu #define S10_MPFE_HMC_ADP_RSTHANDSHAKECTRL		0xf8011214
31*91f16700Schasinglulu 
32*91f16700Schasinglulu 
33*91f16700Schasinglulu #define S10_MPFE_IOHMC_REG_CTRLCFG1			0xf801002c
34*91f16700Schasinglulu 
35*91f16700Schasinglulu #define S10_MPFE_IOHMC_REG_NIOSRESERVE0_OFST		0xf8010110
36*91f16700Schasinglulu 
37*91f16700Schasinglulu #define IOHMC_DRAMADDRW_COL_ADDR_WIDTH(x)	(((x) & 0x0000001f) >> 0)
38*91f16700Schasinglulu #define IOHMC_DRAMADDRW_ROW_ADDR_WIDTH(x)	(((x) & 0x000003e0) >> 5)
39*91f16700Schasinglulu #define IOHMC_DRAMADDRW_CS_ADDR_WIDTH(x)	(((x) & 0x00070000) >> 16)
40*91f16700Schasinglulu #define IOHMC_DRAMADDRW_BANK_GRP_ADDR_WIDTH(x)	(((x) & 0x0000c000) >> 14)
41*91f16700Schasinglulu #define IOHMC_DRAMADDRW_BANK_ADDR_WIDTH(x)	(((x) & 0x00003c00) >> 10)
42*91f16700Schasinglulu 
43*91f16700Schasinglulu #define S10_MPFE_DDR(x)					(0xf8000000 + x)
44*91f16700Schasinglulu #define S10_MPFE_HMC_ADP_DDRCALSTAT			0xf801100c
45*91f16700Schasinglulu #define S10_MPFE_DDR_MAIN_SCHED				0xf8000400
46*91f16700Schasinglulu #define S10_MPFE_DDR_MAIN_SCHED_DDRCONF			0xf8000408
47*91f16700Schasinglulu #define S10_MPFE_DDR_MAIN_SCHED_DDRTIMING		0xf800040c
48*91f16700Schasinglulu #define S10_MPFE_DDR_MAIN_SCHED_DDRCONF_SET_MSK		0x0000001f
49*91f16700Schasinglulu #define S10_MPFE_DDR_MAIN_SCHED_DDRMODE			0xf8000410
50*91f16700Schasinglulu #define S10_MPFE_DDR_MAIN_SCHED_DEVTODEV		0xf800043c
51*91f16700Schasinglulu #define S10_MPFE_DDR_MAIN_SCHED_READLATENCY		0xf8000414
52*91f16700Schasinglulu #define S10_MPFE_DDR_MAIN_SCHED_ACTIVATE		0xf8000438
53*91f16700Schasinglulu #define S10_MPFE_DDR_MAIN_SCHED_ACTIVATE_FAWBANK_OFST	10
54*91f16700Schasinglulu #define S10_MPFE_DDR_MAIN_SCHED_ACTIVATE_FAW_OFST	4
55*91f16700Schasinglulu #define S10_MPFE_DDR_MAIN_SCHED_ACTIVATE_RRD_OFST	0
56*91f16700Schasinglulu #define S10_MPFE_DDR_MAIN_SCHED_DDRCONF_SET(x)	(((x) << 0) & 0x0000001f)
57*91f16700Schasinglulu #define S10_MPFE_DDR_MAIN_SCHED_DEVTODEV_BUSRDTORD_OFST	0
58*91f16700Schasinglulu #define S10_MPFE_DDR_MAIN_SCHED_DEVTODEV_BUSRDTORD_MSK	(BIT(0) | BIT(1))
59*91f16700Schasinglulu #define S10_MPFE_DDR_MAIN_SCHED_DEVTODEV_BUSRDTOWR_OFST	2
60*91f16700Schasinglulu #define S10_MPFE_DDR_MAIN_SCHED_DEVTODEV_BUSRDTOWR_MSK	(BIT(2) | BIT(3))
61*91f16700Schasinglulu #define S10_MPFE_DDR_MAIN_SCHED_DEVTODEV_BUSWRTORD_OFST	4
62*91f16700Schasinglulu #define S10_MPFE_DDR_MAIN_SCHED_DEVTODEV_BUSWRTORD_MSK	(BIT(4) | BIT(5))
63*91f16700Schasinglulu 
64*91f16700Schasinglulu #define S10_MPFE_HMC_ADP(x)			(0xf8011000 + (x))
65*91f16700Schasinglulu #define S10_MPFE_HMC_ADP_HPSINTFCSEL		0xf8011210
66*91f16700Schasinglulu #define S10_MPFE_HMC_ADP_DDRIOCTRL		0xf8011008
67*91f16700Schasinglulu #define HMC_ADP_DDRIOCTRL			0x8
68*91f16700Schasinglulu #define HMC_ADP_DDRIOCTRL_IO_SIZE(x)		(((x) & 0x00000003) >> 0)
69*91f16700Schasinglulu #define HMC_ADP_DDRIOCTRL_CTRL_BURST_LENGTH(x)	(((x) & 0x00003e00) >> 9)
70*91f16700Schasinglulu #define ADP_DRAMADDRWIDTH			0xe0
71*91f16700Schasinglulu 
72*91f16700Schasinglulu #define ACT_TO_ACT_DIFF_BANK(value) (((value) & 0x00fc0000) >> 18)
73*91f16700Schasinglulu #define ACT_TO_ACT(value) (((value) & 0x0003f000) >> 12)
74*91f16700Schasinglulu #define ACT_TO_RDWR(value) (((value) & 0x0000003f) >> 0)
75*91f16700Schasinglulu #define ACT_TO_ACT(value) (((value) & 0x0003f000) >> 12)
76*91f16700Schasinglulu 
77*91f16700Schasinglulu /* timing 2 */
78*91f16700Schasinglulu #define RD_TO_RD_DIFF_CHIP(value) (((value) & 0x00000fc0) >> 6)
79*91f16700Schasinglulu #define RD_TO_WR_DIFF_CHIP(value) (((value) & 0x3f000000) >> 24)
80*91f16700Schasinglulu #define RD_TO_WR(value) (((value) & 0x00fc0000) >> 18)
81*91f16700Schasinglulu #define RD_TO_PCH(value) (((value) & 0x00000fc0) >> 6)
82*91f16700Schasinglulu 
83*91f16700Schasinglulu /* timing 3 */
84*91f16700Schasinglulu #define CALTIMING3_WR_TO_RD_DIFF_CHIP(value) (((value) & 0x0003f000) >> 12)
85*91f16700Schasinglulu #define CALTIMING3_WR_TO_RD(value) (((value) & 0x00000fc0) >> 6)
86*91f16700Schasinglulu 
87*91f16700Schasinglulu /* timing 4 */
88*91f16700Schasinglulu #define PCH_TO_VALID(value) (((value) & 0x00000fc0) >> 6)
89*91f16700Schasinglulu 
90*91f16700Schasinglulu #define DDRTIMING_BWRATIO_OFST		31
91*91f16700Schasinglulu #define DDRTIMING_WRTORD_OFST			26
92*91f16700Schasinglulu #define DDRTIMING_RDTOWR_OFST			21
93*91f16700Schasinglulu #define DDRTIMING_BURSTLEN_OFST		18
94*91f16700Schasinglulu #define DDRTIMING_WRTOMISS_OFST		12
95*91f16700Schasinglulu #define DDRTIMING_RDTOMISS_OFST		6
96*91f16700Schasinglulu #define DDRTIMING_ACTTOACT_OFST		0
97*91f16700Schasinglulu 
98*91f16700Schasinglulu #define ADP_DDRIOCTRL_IO_SIZE(x)	(((x) & 0x00000003) >> 0)
99*91f16700Schasinglulu 
100*91f16700Schasinglulu #define DDRMODE_AUTOPRECHARGE_OFST 1
101*91f16700Schasinglulu #define DDRMODE_BWRATIOEXTENDED_OFST 0
102*91f16700Schasinglulu 
103*91f16700Schasinglulu 
104*91f16700Schasinglulu #define S10_MPFE_IOHMC_REG_DRAMTIMING0_CFG_TCL(x) (((x) & 0x0000007f) >> 0)
105*91f16700Schasinglulu #define S10_MPFE_IOHMC_REG_CTRLCFG0_CFG_MEM_TYPE(x) (((x) & 0x0000000f) >> 0)
106*91f16700Schasinglulu 
107*91f16700Schasinglulu #define S10_CCU_CPU0_MPRT_DDR		0xf7004400
108*91f16700Schasinglulu #define S10_CCU_CPU0_MPRT_MEM0		0xf70045c0
109*91f16700Schasinglulu #define S10_CCU_CPU0_MPRT_MEM1A		0xf70045e0
110*91f16700Schasinglulu #define S10_CCU_CPU0_MPRT_MEM1B		0xf7004600
111*91f16700Schasinglulu #define S10_CCU_CPU0_MPRT_MEM1C		0xf7004620
112*91f16700Schasinglulu #define S10_CCU_CPU0_MPRT_MEM1D		0xf7004640
113*91f16700Schasinglulu #define S10_CCU_CPU0_MPRT_MEM1E		0xf7004660
114*91f16700Schasinglulu #define S10_CCU_IOM_MPRT_MEM0		0xf7018560
115*91f16700Schasinglulu #define S10_CCU_IOM_MPRT_MEM1A		0xf7018580
116*91f16700Schasinglulu #define	S10_CCU_IOM_MPRT_MEM1B		0xf70185a0
117*91f16700Schasinglulu #define	S10_CCU_IOM_MPRT_MEM1C		0xf70185c0
118*91f16700Schasinglulu #define	S10_CCU_IOM_MPRT_MEM1D		0xf70185e0
119*91f16700Schasinglulu #define	S10_CCU_IOM_MPRT_MEM1E		0xf7018600
120*91f16700Schasinglulu 
121*91f16700Schasinglulu #define S10_NOC_FW_DDR_SCR				0xf8020100
122*91f16700Schasinglulu #define S10_NOC_FW_DDR_SCR_MPUREGION0ADDR_LIMITEXT	0xf802011c
123*91f16700Schasinglulu #define S10_NOC_FW_DDR_SCR_MPUREGION0ADDR_LIMIT		0xf8020118
124*91f16700Schasinglulu #define S10_NOC_FW_DDR_SCR_NONMPUREGION0ADDR_LIMITEXT	0xf802019c
125*91f16700Schasinglulu #define S10_NOC_FW_DDR_SCR_NONMPUREGION0ADDR_LIMIT	0xf8020198
126*91f16700Schasinglulu 
127*91f16700Schasinglulu #define S10_SOC_NOC_FW_DDR_SCR_ENABLE			0xf8020100
128*91f16700Schasinglulu #define S10_CCU_NOC_DI_SET_MSK			0x10
129*91f16700Schasinglulu 
130*91f16700Schasinglulu #define S10_SYSMGR_CORE_HMC_CLK			0xffd120b4
131*91f16700Schasinglulu #define S10_SYSMGR_CORE_HMC_CLK_STATUS		0x00000001
132*91f16700Schasinglulu 
133*91f16700Schasinglulu #define S10_MPFE_IOHMC_NIOSRESERVE0_NIOS_RESERVE0(x) (((x) & 0x0000ffff) >> 0)
134*91f16700Schasinglulu #define S10_MPFE_HMC_ADP_DDRIOCTRL_IO_SIZE_MSK    0x00000003
135*91f16700Schasinglulu #define S10_MPFE_HMC_ADP_DDRIOCTRL_IO_SIZE_OFST    0
136*91f16700Schasinglulu #define S10_MPFE_HMC_ADP_HPSINTFCSEL_ENABLE 0x001f1f1f
137*91f16700Schasinglulu #define S10_IOHMC_CTRLCFG1_ENABLE_ECC_OFST 7
138*91f16700Schasinglulu 
139*91f16700Schasinglulu #define S10_MPFE_HMC_ADP_ECCCTRL1_AUTOWB_CNT_RST_SET_MSK    0x00010000
140*91f16700Schasinglulu #define S10_MPFE_HMC_ADP_ECCCTRL1_CNT_RST_SET_MSK    0x00000100
141*91f16700Schasinglulu #define S10_MPFE_HMC_ADP_ECCCTRL1_ECC_EN_SET_MSK    0x00000001
142*91f16700Schasinglulu 
143*91f16700Schasinglulu #define S10_MPFE_HMC_ADP_ECCCTRL2_AUTOWB_EN_SET_MSK    0x00000001
144*91f16700Schasinglulu #define S10_MPFE_HMC_ADP_ECCCTRL2_OVRW_RB_ECC_EN_SET_MSK    0x00010000
145*91f16700Schasinglulu #define S10_MPFE_HMC_ADP_ECCCTRL2_RMW_EN_SET_MSK    0x00000100
146*91f16700Schasinglulu #define S10_MPFE_HMC_ADP_DDRCALSTAT_CAL(value) (((value) & 0x00000001) >> 0)
147*91f16700Schasinglulu 
148*91f16700Schasinglulu 
149*91f16700Schasinglulu #define S10_MPFE_HMC_ADP_DDRIOCTRL_IO_SIZE(x)	(((x) & 0x00000003) >> 0)
150*91f16700Schasinglulu #define IOHMC_DRAMADDRW_CFG_BANK_ADDR_WIDTH(x) (((x) & 0x00003c00) >> 10)
151*91f16700Schasinglulu #define IOHMC_DRAMADDRW_CFG_BANK_GROUP_ADDR_WIDTH(x) (((x) & 0x0000c000) >> 14)
152*91f16700Schasinglulu #define IOHMC_DRAMADDRW_CFG_COL_ADDR_WIDTH(x) (((x) & 0x0000001f) >> 0)
153*91f16700Schasinglulu #define IOHMC_DRAMADDRW_CFG_CS_ADDR_WIDTH(x) (((x) & 0x00070000) >> 16)
154*91f16700Schasinglulu #define IOHMC_DRAMADDRW_CFG_ROW_ADDR_WIDTH(x) (((x) & 0x000003e0) >> 5)
155*91f16700Schasinglulu 
156*91f16700Schasinglulu #define S10_SDRAM_0_LB_ADDR 0x0
157*91f16700Schasinglulu 
158*91f16700Schasinglulu int init_hard_memory_controller(void);
159*91f16700Schasinglulu 
160*91f16700Schasinglulu #endif
161