1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (c) 2019-2022, ARM Limited and Contributors. All rights reserved. 3*91f16700Schasinglulu * Copyright (c) 2019-2023, Intel Corporation. All rights reserved. 4*91f16700Schasinglulu * 5*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 6*91f16700Schasinglulu */ 7*91f16700Schasinglulu 8*91f16700Schasinglulu #ifndef PLATFORM_DEF_H 9*91f16700Schasinglulu #define PLATFORM_DEF_H 10*91f16700Schasinglulu 11*91f16700Schasinglulu #include <arch.h> 12*91f16700Schasinglulu #include <common/interrupt_props.h> 13*91f16700Schasinglulu #include <common/tbbr/tbbr_img_def.h> 14*91f16700Schasinglulu #include <plat/common/common_def.h> 15*91f16700Schasinglulu #include "socfpga_plat_def.h" 16*91f16700Schasinglulu 17*91f16700Schasinglulu /* Platform Type */ 18*91f16700Schasinglulu #define PLAT_SOCFPGA_STRATIX10 1 19*91f16700Schasinglulu #define PLAT_SOCFPGA_AGILEX 2 20*91f16700Schasinglulu #define PLAT_SOCFPGA_N5X 3 21*91f16700Schasinglulu #define PLAT_SOCFPGA_AGILEX5 4 22*91f16700Schasinglulu #define SIMICS_RUN 1 23*91f16700Schasinglulu #define MAX_IO_MTD_DEVICES U(1) 24*91f16700Schasinglulu 25*91f16700Schasinglulu /* sysmgr.boot_scratch_cold4 & 5 used for CPU release address for SPL */ 26*91f16700Schasinglulu #define PLAT_CPU_RELEASE_ADDR 0xffd12210 27*91f16700Schasinglulu 28*91f16700Schasinglulu /* Magic word to indicate L2 reset is completed */ 29*91f16700Schasinglulu #define L2_RESET_DONE_STATUS 0x1228E5E7 30*91f16700Schasinglulu 31*91f16700Schasinglulu /* Define next boot image name and offset */ 32*91f16700Schasinglulu /* Get non-secure image entrypoint for BL33. Zephyr and Linux */ 33*91f16700Schasinglulu #if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5 34*91f16700Schasinglulu 35*91f16700Schasinglulu #ifndef PRELOADED_BL33_BASE 36*91f16700Schasinglulu #define PLAT_NS_IMAGE_OFFSET 0x80200000 37*91f16700Schasinglulu #else 38*91f16700Schasinglulu #define PLAT_NS_IMAGE_OFFSET PRELOADED_BL33_BASE 39*91f16700Schasinglulu #endif 40*91f16700Schasinglulu #define PLAT_HANDOFF_OFFSET 0x0003F000 41*91f16700Schasinglulu 42*91f16700Schasinglulu #else 43*91f16700Schasinglulu #define PLAT_NS_IMAGE_OFFSET 0x10000000 44*91f16700Schasinglulu #define PLAT_HANDOFF_OFFSET 0xFFE3F000 45*91f16700Schasinglulu #endif 46*91f16700Schasinglulu 47*91f16700Schasinglulu /******************************************************************************* 48*91f16700Schasinglulu * Platform binary types for linking 49*91f16700Schasinglulu ******************************************************************************/ 50*91f16700Schasinglulu #define PLATFORM_LINKER_FORMAT "elf64-littleaarch64" 51*91f16700Schasinglulu #define PLATFORM_LINKER_ARCH aarch64 52*91f16700Schasinglulu 53*91f16700Schasinglulu /* SoCFPGA supports up to 124GB RAM */ 54*91f16700Schasinglulu #define PLAT_PHY_ADDR_SPACE_SIZE (1ULL << 39) 55*91f16700Schasinglulu #define PLAT_VIRT_ADDR_SPACE_SIZE (1ULL << 39) 56*91f16700Schasinglulu 57*91f16700Schasinglulu 58*91f16700Schasinglulu /******************************************************************************* 59*91f16700Schasinglulu * Generic platform constants 60*91f16700Schasinglulu ******************************************************************************/ 61*91f16700Schasinglulu #define PLAT_SECONDARY_ENTRY_BASE 0x01f78bf0 62*91f16700Schasinglulu 63*91f16700Schasinglulu /* Size of cacheable stacks */ 64*91f16700Schasinglulu #define PLATFORM_STACK_SIZE 0x2000 65*91f16700Schasinglulu 66*91f16700Schasinglulu /* PSCI related constant */ 67*91f16700Schasinglulu #define PLAT_NUM_POWER_DOMAINS 5 68*91f16700Schasinglulu #define PLAT_MAX_PWR_LVL 1 69*91f16700Schasinglulu #define PLAT_MAX_RET_STATE 1 70*91f16700Schasinglulu #define PLAT_MAX_OFF_STATE 2 71*91f16700Schasinglulu #define PLATFORM_SYSTEM_COUNT U(1) 72*91f16700Schasinglulu #define PLATFORM_CLUSTER_COUNT U(1) 73*91f16700Schasinglulu #define PLATFORM_CLUSTER0_CORE_COUNT U(4) 74*91f16700Schasinglulu #define PLATFORM_CLUSTER1_CORE_COUNT U(0) 75*91f16700Schasinglulu #define PLATFORM_CORE_COUNT (PLATFORM_CLUSTER1_CORE_COUNT + \ 76*91f16700Schasinglulu PLATFORM_CLUSTER0_CORE_COUNT) 77*91f16700Schasinglulu #define PLATFORM_MAX_CPUS_PER_CLUSTER U(4) 78*91f16700Schasinglulu 79*91f16700Schasinglulu /* Interrupt related constant */ 80*91f16700Schasinglulu 81*91f16700Schasinglulu #define INTEL_SOCFPGA_IRQ_SEC_PHY_TIMER 29 82*91f16700Schasinglulu 83*91f16700Schasinglulu #define INTEL_SOCFPGA_IRQ_SEC_SGI_0 8 84*91f16700Schasinglulu #define INTEL_SOCFPGA_IRQ_SEC_SGI_1 9 85*91f16700Schasinglulu #define INTEL_SOCFPGA_IRQ_SEC_SGI_2 10 86*91f16700Schasinglulu #define INTEL_SOCFPGA_IRQ_SEC_SGI_3 11 87*91f16700Schasinglulu #define INTEL_SOCFPGA_IRQ_SEC_SGI_4 12 88*91f16700Schasinglulu #define INTEL_SOCFPGA_IRQ_SEC_SGI_5 13 89*91f16700Schasinglulu #define INTEL_SOCFPGA_IRQ_SEC_SGI_6 14 90*91f16700Schasinglulu #define INTEL_SOCFPGA_IRQ_SEC_SGI_7 15 91*91f16700Schasinglulu 92*91f16700Schasinglulu #define TSP_IRQ_SEC_PHY_TIMER INTEL_SOCFPGA_IRQ_SEC_PHY_TIMER 93*91f16700Schasinglulu #define TSP_SEC_MEM_BASE BL32_BASE 94*91f16700Schasinglulu #define TSP_SEC_MEM_SIZE (BL32_LIMIT - BL32_BASE + 1) 95*91f16700Schasinglulu 96*91f16700Schasinglulu 97*91f16700Schasinglulu /******************************************************************************* 98*91f16700Schasinglulu * BL31 specific defines. 99*91f16700Schasinglulu ******************************************************************************/ 100*91f16700Schasinglulu /* 101*91f16700Schasinglulu * Put BL3-1 at the top of the Trusted SRAM (just below the shared memory, if 102*91f16700Schasinglulu * present). BL31_BASE is calculated using the current BL3-1 debug size plus a 103*91f16700Schasinglulu * little space for growth. 104*91f16700Schasinglulu */ 105*91f16700Schasinglulu 106*91f16700Schasinglulu #define FIRMWARE_WELCOME_STR "Booting Trusted Firmware\n" 107*91f16700Schasinglulu 108*91f16700Schasinglulu #define BL1_RO_BASE (0xffe00000) 109*91f16700Schasinglulu #define BL1_RO_LIMIT (0xffe0f000) 110*91f16700Schasinglulu #define BL1_RW_BASE (0xffe10000) 111*91f16700Schasinglulu #define BL1_RW_LIMIT (0xffe1ffff) 112*91f16700Schasinglulu #define BL1_RW_SIZE (0x14000) 113*91f16700Schasinglulu 114*91f16700Schasinglulu #define BL_DATA_LIMIT PLAT_HANDOFF_OFFSET 115*91f16700Schasinglulu 116*91f16700Schasinglulu #define PLAT_CPUID_RELEASE (BL_DATA_LIMIT - 16) 117*91f16700Schasinglulu #define PLAT_SEC_ENTRY (BL_DATA_LIMIT - 8) 118*91f16700Schasinglulu 119*91f16700Schasinglulu #define CMP_ENTRY 0xFFE3EFF8 120*91f16700Schasinglulu 121*91f16700Schasinglulu #define PLAT_SEC_WARM_ENTRY 0 122*91f16700Schasinglulu 123*91f16700Schasinglulu /******************************************************************************* 124*91f16700Schasinglulu * Platform specific page table and MMU setup constants 125*91f16700Schasinglulu ******************************************************************************/ 126*91f16700Schasinglulu #define MAX_XLAT_TABLES 8 127*91f16700Schasinglulu #define MAX_MMAP_REGIONS 16 128*91f16700Schasinglulu 129*91f16700Schasinglulu /******************************************************************************* 130*91f16700Schasinglulu * Declarations and constants to access the mailboxes safely. Each mailbox is 131*91f16700Schasinglulu * aligned on the biggest cache line size in the platform. This is known only 132*91f16700Schasinglulu * to the platform as it might have a combination of integrated and external 133*91f16700Schasinglulu * caches. Such alignment ensures that two maiboxes do not sit on the same cache 134*91f16700Schasinglulu * line at any cache level. They could belong to different cpus/clusters & 135*91f16700Schasinglulu * get written while being protected by different locks causing corruption of 136*91f16700Schasinglulu * a valid mailbox address. 137*91f16700Schasinglulu ******************************************************************************/ 138*91f16700Schasinglulu #define CACHE_WRITEBACK_SHIFT 6 139*91f16700Schasinglulu #define CACHE_WRITEBACK_GRANULE (1 << CACHE_WRITEBACK_SHIFT) 140*91f16700Schasinglulu 141*91f16700Schasinglulu /******************************************************************************* 142*91f16700Schasinglulu * UART related constants 143*91f16700Schasinglulu ******************************************************************************/ 144*91f16700Schasinglulu #define CRASH_CONSOLE_BASE PLAT_UART0_BASE 145*91f16700Schasinglulu #define PLAT_INTEL_UART_BASE PLAT_UART0_BASE 146*91f16700Schasinglulu 147*91f16700Schasinglulu #define PLAT_BAUDRATE (115200) 148*91f16700Schasinglulu #define PLAT_UART_CLOCK (100000000) 149*91f16700Schasinglulu 150*91f16700Schasinglulu /******************************************************************************* 151*91f16700Schasinglulu * PHY related constants 152*91f16700Schasinglulu ******************************************************************************/ 153*91f16700Schasinglulu 154*91f16700Schasinglulu #define EMAC0_PHY_MODE PHY_INTERFACE_MODE_RGMII 155*91f16700Schasinglulu #define EMAC1_PHY_MODE PHY_INTERFACE_MODE_RGMII 156*91f16700Schasinglulu #define EMAC2_PHY_MODE PHY_INTERFACE_MODE_RGMII 157*91f16700Schasinglulu 158*91f16700Schasinglulu /******************************************************************************* 159*91f16700Schasinglulu * GIC related constants 160*91f16700Schasinglulu ******************************************************************************/ 161*91f16700Schasinglulu #define PLAT_INTEL_SOCFPGA_GICD_BASE PLAT_GICD_BASE 162*91f16700Schasinglulu #define PLAT_INTEL_SOCFPGA_GICC_BASE PLAT_GICC_BASE 163*91f16700Schasinglulu 164*91f16700Schasinglulu /******************************************************************************* 165*91f16700Schasinglulu * System counter frequency related constants 166*91f16700Schasinglulu ******************************************************************************/ 167*91f16700Schasinglulu 168*91f16700Schasinglulu /* 169*91f16700Schasinglulu * Define a list of Group 1 Secure and Group 0 interrupts as per GICv3 170*91f16700Schasinglulu * terminology. On a GICv2 system or mode, the lists will be merged and treated 171*91f16700Schasinglulu * as Group 0 interrupts. 172*91f16700Schasinglulu */ 173*91f16700Schasinglulu #define PLAT_INTEL_SOCFPGA_G1S_IRQ_PROPS(grp) \ 174*91f16700Schasinglulu INTR_PROP_DESC(INTEL_SOCFPGA_IRQ_SEC_PHY_TIMER, \ 175*91f16700Schasinglulu GIC_HIGHEST_SEC_PRIORITY, grp, GIC_INTR_CFG_LEVEL), \ 176*91f16700Schasinglulu INTR_PROP_DESC(INTEL_SOCFPGA_IRQ_SEC_SGI_0, \ 177*91f16700Schasinglulu GIC_HIGHEST_SEC_PRIORITY, grp, GIC_INTR_CFG_EDGE), \ 178*91f16700Schasinglulu INTR_PROP_DESC(INTEL_SOCFPGA_IRQ_SEC_SGI_1, \ 179*91f16700Schasinglulu GIC_HIGHEST_SEC_PRIORITY, grp, GIC_INTR_CFG_EDGE), \ 180*91f16700Schasinglulu INTR_PROP_DESC(INTEL_SOCFPGA_IRQ_SEC_SGI_2, \ 181*91f16700Schasinglulu GIC_HIGHEST_SEC_PRIORITY, grp, GIC_INTR_CFG_EDGE), \ 182*91f16700Schasinglulu INTR_PROP_DESC(INTEL_SOCFPGA_IRQ_SEC_SGI_3, \ 183*91f16700Schasinglulu GIC_HIGHEST_SEC_PRIORITY, grp, GIC_INTR_CFG_EDGE), \ 184*91f16700Schasinglulu INTR_PROP_DESC(INTEL_SOCFPGA_IRQ_SEC_SGI_4, \ 185*91f16700Schasinglulu GIC_HIGHEST_SEC_PRIORITY, grp, GIC_INTR_CFG_EDGE), \ 186*91f16700Schasinglulu INTR_PROP_DESC(INTEL_SOCFPGA_IRQ_SEC_SGI_5, \ 187*91f16700Schasinglulu GIC_HIGHEST_SEC_PRIORITY, grp, GIC_INTR_CFG_EDGE), \ 188*91f16700Schasinglulu INTR_PROP_DESC(INTEL_SOCFPGA_IRQ_SEC_SGI_6, \ 189*91f16700Schasinglulu GIC_HIGHEST_SEC_PRIORITY, grp, GIC_INTR_CFG_EDGE), \ 190*91f16700Schasinglulu INTR_PROP_DESC(INTEL_SOCFPGA_IRQ_SEC_SGI_7, \ 191*91f16700Schasinglulu GIC_HIGHEST_SEC_PRIORITY, grp, GIC_INTR_CFG_EDGE) 192*91f16700Schasinglulu 193*91f16700Schasinglulu #define PLAT_INTEL_SOCFPGA_G0_IRQ_PROPS(grp) 194*91f16700Schasinglulu 195*91f16700Schasinglulu #define MAX_IO_HANDLES 4 196*91f16700Schasinglulu #define MAX_IO_DEVICES 4 197*91f16700Schasinglulu #define MAX_IO_BLOCK_DEVICES 2 198*91f16700Schasinglulu 199*91f16700Schasinglulu #ifndef __ASSEMBLER__ 200*91f16700Schasinglulu struct socfpga_bl31_params { 201*91f16700Schasinglulu param_header_t h; 202*91f16700Schasinglulu image_info_t *bl31_image_info; 203*91f16700Schasinglulu entry_point_info_t *bl32_ep_info; 204*91f16700Schasinglulu image_info_t *bl32_image_info; 205*91f16700Schasinglulu entry_point_info_t *bl33_ep_info; 206*91f16700Schasinglulu image_info_t *bl33_image_info; 207*91f16700Schasinglulu }; 208*91f16700Schasinglulu #endif 209*91f16700Schasinglulu 210*91f16700Schasinglulu #endif /* PLATFORM_DEF_H */ 211