1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (c) 2019, ARM Limited and Contributors. All rights reserved. 3*91f16700Schasinglulu * Copyright (c) 2019, Intel Corporation. All rights reserved. 4*91f16700Schasinglulu * 5*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 6*91f16700Schasinglulu */ 7*91f16700Schasinglulu 8*91f16700Schasinglulu #ifndef CAD_QSPI_H 9*91f16700Schasinglulu #define CAD_QSPI_H 10*91f16700Schasinglulu 11*91f16700Schasinglulu #define CAD_QSPI_MICRON_N25Q_SUPPORT 1 12*91f16700Schasinglulu 13*91f16700Schasinglulu #define CAD_INVALID -1 14*91f16700Schasinglulu #define CAD_QSPI_ERROR -2 15*91f16700Schasinglulu 16*91f16700Schasinglulu #define CAD_QSPI_ADDR_FASTREAD 0 17*91f16700Schasinglulu #define CAD_QSPI_ADDR_FASTREAD_DUAL_IO 1 18*91f16700Schasinglulu #define CAD_QSPI_ADDR_FASTREAD_QUAD_IO 2 19*91f16700Schasinglulu #define CAT_QSPI_ADDR_SINGLE_IO 0 20*91f16700Schasinglulu #define CAT_QSPI_ADDR_DUAL_IO 1 21*91f16700Schasinglulu #define CAT_QSPI_ADDR_QUAD_IO 2 22*91f16700Schasinglulu 23*91f16700Schasinglulu #define CAD_QSPI_BANK_ADDR(x) ((x) >> 24) 24*91f16700Schasinglulu #define CAD_QSPI_BANK_ADDR_MSK 0xff000000 25*91f16700Schasinglulu 26*91f16700Schasinglulu #define CAD_QSPI_COMMAND_TIMEOUT 0x10000000 27*91f16700Schasinglulu 28*91f16700Schasinglulu #define CAD_QSPI_CFG 0x0 29*91f16700Schasinglulu #define CAD_QSPI_CFG_BAUDDIV_MSK 0xff87ffff 30*91f16700Schasinglulu #define CAD_QSPI_CFG_BAUDDIV(x) (((x) << 19) & 0x780000) 31*91f16700Schasinglulu #define CAD_QSPI_CFG_CS_MSK ~0x3c00 32*91f16700Schasinglulu #define CAD_QSPI_CFG_CS(x) (((x) << 11)) 33*91f16700Schasinglulu #define CAD_QSPI_CFG_ENABLE (1 << 0) 34*91f16700Schasinglulu #define CAD_QSPI_CFG_ENDMA_CLR_MSK 0xffff7fff 35*91f16700Schasinglulu #define CAD_QSPI_CFG_IDLE (1U << 31) 36*91f16700Schasinglulu #define CAD_QSPI_CFG_SELCLKPHASE_CLR_MSK 0xfffffffb 37*91f16700Schasinglulu #define CAD_QSPI_CFG_SELCLKPOL_CLR_MSK 0xfffffffd 38*91f16700Schasinglulu 39*91f16700Schasinglulu #define CAD_QSPI_DELAY 0xc 40*91f16700Schasinglulu #define CAD_QSPI_DELAY_CSSOT(x) (((x) & 0xff) << 0) 41*91f16700Schasinglulu #define CAD_QSPI_DELAY_CSEOT(x) (((x) & 0xff) << 8) 42*91f16700Schasinglulu #define CAD_QSPI_DELAY_CSDADS(x) (((x) & 0xff) << 16) 43*91f16700Schasinglulu #define CAD_QSPI_DELAY_CSDA(x) (((x) & 0xff) << 24) 44*91f16700Schasinglulu 45*91f16700Schasinglulu #define CAD_QSPI_DEVSZ 0x14 46*91f16700Schasinglulu #define CAD_QSPI_DEVSZ_ADDR_BYTES(x) ((x) << 0) 47*91f16700Schasinglulu #define CAD_QSPI_DEVSZ_BYTES_PER_PAGE(x) ((x) << 4) 48*91f16700Schasinglulu #define CAD_QSPI_DEVSZ_BYTES_PER_BLOCK(x) ((x) << 16) 49*91f16700Schasinglulu 50*91f16700Schasinglulu #define CAD_QSPI_DEVWR 0x8 51*91f16700Schasinglulu #define CAD_QSPI_DEVRD 0x4 52*91f16700Schasinglulu #define CAD_QSPI_DEV_OPCODE(x) (((x) & 0xff) << 0) 53*91f16700Schasinglulu #define CAD_QSPI_DEV_INST_TYPE(x) (((x) & 0x03) << 8) 54*91f16700Schasinglulu #define CAD_QSPI_DEV_ADDR_TYPE(x) (((x) & 0x03) << 12) 55*91f16700Schasinglulu #define CAD_QSPI_DEV_DATA_TYPE(x) (((x) & 0x03) << 16) 56*91f16700Schasinglulu #define CAD_QSPI_DEV_MODE_BIT(x) (((x) & 0x01) << 20) 57*91f16700Schasinglulu #define CAD_QSPI_DEV_DUMMY_CLK_CYCLE(x) (((x) & 0x0f) << 24) 58*91f16700Schasinglulu 59*91f16700Schasinglulu #define CAD_QSPI_FLASHCMD 0x90 60*91f16700Schasinglulu #define CAD_QSPI_FLASHCMD_ADDR 0x94 61*91f16700Schasinglulu #define CAD_QSPI_FLASHCMD_EXECUTE 0x1 62*91f16700Schasinglulu #define CAD_QSPI_FLASHCMD_EXECUTE_STAT 0x2 63*91f16700Schasinglulu #define CAD_QSPI_FLASHCMD_NUM_DUMMYBYTES_MAX 5 64*91f16700Schasinglulu #define CAD_QSPI_FLASHCMD_NUM_DUMMYBYTES(x) (((x) << 7) & 0x000f80) 65*91f16700Schasinglulu #define CAD_QSPI_FLASHCMD_OPCODE(x) (((x) & 0xff) << 24) 66*91f16700Schasinglulu #define CAD_QSPI_FLASHCMD_ENRDDATA(x) (((x) & 1) << 23) 67*91f16700Schasinglulu #define CAD_QSPI_FLASHCMD_NUMRDDATABYTES(x) (((x) & 0xf) << 20) 68*91f16700Schasinglulu #define CAD_QSPI_FLASHCMD_ENCMDADDR(x) (((x) & 1) << 19) 69*91f16700Schasinglulu #define CAD_QSPI_FLASHCMD_ENMODEBIT(x) (((x) & 1) << 18) 70*91f16700Schasinglulu #define CAD_QSPI_FLASHCMD_NUMADDRBYTES(x) (((x) & 0x3) << 16) 71*91f16700Schasinglulu #define CAD_QSPI_FLASHCMD_ENWRDATA(x) (((x) & 1) << 15) 72*91f16700Schasinglulu #define CAD_QSPI_FLASHCMD_NUMWRDATABYTES(x) (((x) & 0x7) << 12) 73*91f16700Schasinglulu #define CAD_QSPI_FLASHCMD_NUMDUMMYBYTES(x) (((x) & 0x1f) << 7) 74*91f16700Schasinglulu #define CAD_QSPI_FLASHCMD_RDDATA0 0xa0 75*91f16700Schasinglulu #define CAD_QSPI_FLASHCMD_RDDATA1 0xa4 76*91f16700Schasinglulu #define CAD_QSPI_FLASHCMD_WRDATA0 0xa8 77*91f16700Schasinglulu #define CAD_QSPI_FLASHCMD_WRDATA1 0xac 78*91f16700Schasinglulu 79*91f16700Schasinglulu #define CAD_QSPI_RDDATACAP 0x10 80*91f16700Schasinglulu #define CAD_QSPI_RDDATACAP_BYP(x) (((x) & 1) << 0) 81*91f16700Schasinglulu #define CAD_QSPI_RDDATACAP_DELAY(x) (((x) & 0xf) << 1) 82*91f16700Schasinglulu 83*91f16700Schasinglulu #define CAD_QSPI_REMAPADDR 0x24 84*91f16700Schasinglulu #define CAD_QSPI_REMAPADDR_VALUE_SET(x) (((x) & 0xffffffff) << 0) 85*91f16700Schasinglulu 86*91f16700Schasinglulu #define CAD_QSPI_SRAMPART 0x18 87*91f16700Schasinglulu #define CAD_QSPI_SRAMFILL 0x2c 88*91f16700Schasinglulu #define CAD_QSPI_SRAMPART_ADDR(x) (((x) >> 0) & 0x3ff) 89*91f16700Schasinglulu #define CAD_QSPI_SRAM_FIFO_ENTRY_COUNT (512 / sizeof(uint32_t)) 90*91f16700Schasinglulu #define CAD_QSPI_SRAMFILL_INDWRPART(x) (((x) >> 16) & 0x00ffff) 91*91f16700Schasinglulu #define CAD_QSPI_SRAMFILL_INDRDPART(x) (((x) >> 0) & 0x00ffff) 92*91f16700Schasinglulu 93*91f16700Schasinglulu #define CAD_QSPI_SELCLKPHASE(x) (((x) & 1) << 2) 94*91f16700Schasinglulu #define CAD_QSPI_SELCLKPOL(x) (((x) & 1) << 1) 95*91f16700Schasinglulu 96*91f16700Schasinglulu #define CAD_QSPI_STIG_FLAGSR_PROGRAMREADY(x) (((x) >> 7) & 1) 97*91f16700Schasinglulu #define CAD_QSPI_STIG_FLAGSR_ERASEREADY(x) (((x) >> 7) & 1) 98*91f16700Schasinglulu #define CAD_QSPI_STIG_FLAGSR_ERASEERROR(x) (((x) >> 5) & 1) 99*91f16700Schasinglulu #define CAD_QSPI_STIG_FLAGSR_PROGRAMERROR(x) (((x) >> 4) & 1) 100*91f16700Schasinglulu #define CAD_QSPI_STIG_OPCODE_CLFSR 0x50 101*91f16700Schasinglulu #define CAD_QSPI_STIG_OPCODE_RDID 0x9f 102*91f16700Schasinglulu #define CAD_QSPI_STIG_OPCODE_WRDIS 0x4 103*91f16700Schasinglulu #define CAD_QSPI_STIG_OPCODE_WREN 0x6 104*91f16700Schasinglulu #define CAD_QSPI_STIG_OPCODE_SUBSEC_ERASE 0x20 105*91f16700Schasinglulu #define CAD_QSPI_STIG_OPCODE_SEC_ERASE 0xd8 106*91f16700Schasinglulu #define CAD_QSPI_STIG_OPCODE_WREN_EXT_REG 0xc5 107*91f16700Schasinglulu #define CAD_QSPI_STIG_OPCODE_DIE_ERASE 0xc4 108*91f16700Schasinglulu #define CAD_QSPI_STIG_OPCODE_BULK_ERASE 0xc7 109*91f16700Schasinglulu #define CAD_QSPI_STIG_OPCODE_RDSR 0x5 110*91f16700Schasinglulu #define CAD_QSPI_STIG_OPCODE_RDFLGSR 0x70 111*91f16700Schasinglulu #define CAD_QSPI_STIG_OPCODE_RESET_EN 0x66 112*91f16700Schasinglulu #define CAD_QSPI_STIG_OPCODE_RESET_MEM 0x99 113*91f16700Schasinglulu #define CAD_QSPI_STIG_RDID_CAPACITYID(x) (((x) >> 16) & 0xff) 114*91f16700Schasinglulu #define CAD_QSPI_STIG_SR_BUSY(x) (((x) >> 0) & 1) 115*91f16700Schasinglulu 116*91f16700Schasinglulu 117*91f16700Schasinglulu #define CAD_QSPI_INST_SINGLE 0 118*91f16700Schasinglulu #define CAD_QSPI_INST_DUAL 1 119*91f16700Schasinglulu #define CAD_QSPI_INST_QUAD 2 120*91f16700Schasinglulu 121*91f16700Schasinglulu #define CAD_QSPI_INDRDSTADDR 0x68 122*91f16700Schasinglulu #define CAD_QSPI_INDRDCNT 0x6c 123*91f16700Schasinglulu #define CAD_QSPI_INDRD 0x60 124*91f16700Schasinglulu #define CAD_QSPI_INDRD_RD_STAT(x) (((x) >> 2) & 1) 125*91f16700Schasinglulu #define CAD_QSPI_INDRD_START 1 126*91f16700Schasinglulu #define CAD_QSPI_INDRD_IND_OPS_DONE 0x20 127*91f16700Schasinglulu 128*91f16700Schasinglulu #define CAD_QSPI_INDWR 0x70 129*91f16700Schasinglulu #define CAD_QSPI_INDWR_RDSTAT(x) (((x) >> 2) & 1) 130*91f16700Schasinglulu #define CAD_QSPI_INDWRSTADDR 0x78 131*91f16700Schasinglulu #define CAD_QSPI_INDWRCNT 0x7c 132*91f16700Schasinglulu #define CAD_QSPI_INDWR 0x70 133*91f16700Schasinglulu #define CAD_QSPI_INDWR_START 0x1 134*91f16700Schasinglulu #define CAD_QSPI_INDWR_INDDONE 0x20 135*91f16700Schasinglulu 136*91f16700Schasinglulu #define CAD_QSPI_INT_STATUS_ALL 0x0000ffff 137*91f16700Schasinglulu 138*91f16700Schasinglulu #define CAD_QSPI_N25Q_DIE_SIZE 0x02000000 139*91f16700Schasinglulu #define CAD_QSPI_BANK_SIZE 0x01000000 140*91f16700Schasinglulu #define CAD_QSPI_PAGE_SIZE 0x00000100 141*91f16700Schasinglulu 142*91f16700Schasinglulu #define CAD_QSPI_IRQMSK 0x44 143*91f16700Schasinglulu 144*91f16700Schasinglulu #define CAD_QSPI_SUBSECTOR_SIZE 0x1000 145*91f16700Schasinglulu 146*91f16700Schasinglulu #define INTEL_QSPI_ADDR_BYTES 2 147*91f16700Schasinglulu #define INTEL_QSPI_BYTES_PER_DEV 256 148*91f16700Schasinglulu #define INTEL_BYTES_PER_BLOCK 16 149*91f16700Schasinglulu 150*91f16700Schasinglulu #define QSPI_FAST_READ 0xb 151*91f16700Schasinglulu 152*91f16700Schasinglulu #define QSPI_WRITE 0x2 153*91f16700Schasinglulu 154*91f16700Schasinglulu // QSPI CONFIGURATIONS 155*91f16700Schasinglulu 156*91f16700Schasinglulu #define QSPI_CONFIG_CPOL 1 157*91f16700Schasinglulu #define QSPI_CONFIG_CPHA 1 158*91f16700Schasinglulu 159*91f16700Schasinglulu #define QSPI_CONFIG_CSSOT 0x14 160*91f16700Schasinglulu #define QSPI_CONFIG_CSEOT 0x14 161*91f16700Schasinglulu #define QSPI_CONFIG_CSDADS 0xff 162*91f16700Schasinglulu #define QSPI_CONFIG_CSDA 0xc8 163*91f16700Schasinglulu 164*91f16700Schasinglulu int cad_qspi_init(uint32_t desired_clk_freq, uint32_t clk_phase, 165*91f16700Schasinglulu uint32_t clk_pol, uint32_t csda, uint32_t csdads, 166*91f16700Schasinglulu uint32_t cseot, uint32_t cssot, uint32_t rddatacap); 167*91f16700Schasinglulu void cad_qspi_set_chip_select(int cs); 168*91f16700Schasinglulu int cad_qspi_erase(uint32_t offset, uint32_t size); 169*91f16700Schasinglulu int cad_qspi_write(void *buffer, uint32_t offset, uint32_t size); 170*91f16700Schasinglulu int cad_qspi_read(void *buffer, uint32_t offset, uint32_t size); 171*91f16700Schasinglulu int cad_qspi_update(void *buffer, uint32_t offset, uint32_t size); 172*91f16700Schasinglulu 173*91f16700Schasinglulu #endif 174*91f16700Schasinglulu 175