xref: /arm-trusted-firmware/plat/intel/soc/agilex5/platform.mk (revision 91f16700b400a8c0651d24a598fc48ee2997a0d7)
1*91f16700Schasinglulu#
2*91f16700Schasinglulu# Copyright (c) 2019-2020, ARM Limited and Contributors. All rights reserved.
3*91f16700Schasinglulu# Copyright (c) 2019-2023, Intel Corporation. All rights reserved.
4*91f16700Schasinglulu#
5*91f16700Schasinglulu# SPDX-License-Identifier: BSD-3-Clause
6*91f16700Schasinglulu#
7*91f16700Schasingluluinclude lib/xlat_tables_v2/xlat_tables.mk
8*91f16700SchasingluluPLAT_INCLUDES		:=	\
9*91f16700Schasinglulu			-Iplat/intel/soc/agilex5/include/		\
10*91f16700Schasinglulu			-Iplat/intel/soc/common/drivers/		\
11*91f16700Schasinglulu			-Iplat/intel/soc/common/include/
12*91f16700Schasinglulu
13*91f16700Schasinglulu# GIC-600 configuration
14*91f16700SchasingluluGICV3_SUPPORT_GIC600	:=	1
15*91f16700Schasinglulu# Include GICv3 driver files
16*91f16700Schasingluluinclude drivers/arm/gic/v3/gicv3.mk
17*91f16700SchasingluluAGX5_GICv3_SOURCES	:=	\
18*91f16700Schasinglulu			${GICV3_SOURCES}				\
19*91f16700Schasinglulu			plat/common/plat_gicv3.c
20*91f16700Schasinglulu
21*91f16700SchasingluluPLAT_BL_COMMON_SOURCES	:=	\
22*91f16700Schasinglulu			${AGX5_GICv3_SOURCES}				\
23*91f16700Schasinglulu			drivers/cadence/combo_phy/cdns_combo_phy.c	\
24*91f16700Schasinglulu			drivers/cadence/emmc/cdns_sdmmc.c	\
25*91f16700Schasinglulu			drivers/cadence/nand/cdns_nand.c	\
26*91f16700Schasinglulu			drivers/delay_timer/delay_timer.c		\
27*91f16700Schasinglulu			drivers/delay_timer/generic_delay_timer.c	\
28*91f16700Schasinglulu			drivers/ti/uart/aarch64/16550_console.S		\
29*91f16700Schasinglulu			plat/intel/soc/common/aarch64/platform_common.c	\
30*91f16700Schasinglulu			plat/intel/soc/common/aarch64/plat_helpers.S	\
31*91f16700Schasinglulu			plat/intel/soc/common/drivers/ccu/ncore_ccu.c	\
32*91f16700Schasinglulu			plat/intel/soc/common/drivers/combophy/combophy.c			\
33*91f16700Schasinglulu			plat/intel/soc/common/drivers/sdmmc/sdmmc.c			\
34*91f16700Schasinglulu			plat/intel/soc/common/drivers/ddr/ddr.c			\
35*91f16700Schasinglulu			plat/intel/soc/common/drivers/nand/nand.c			\
36*91f16700Schasinglulu			plat/intel/soc/common/socfpga_delay_timer.c
37*91f16700Schasinglulu
38*91f16700SchasingluluBL2_SOURCES		+=	\
39*91f16700Schasinglulu		common/desc_image_load.c				\
40*91f16700Schasinglulu		lib/xlat_tables_v2/aarch64/enable_mmu.S	\
41*91f16700Schasinglulu		lib/xlat_tables_v2/xlat_tables_context.c \
42*91f16700Schasinglulu		lib/xlat_tables_v2/xlat_tables_core.c \
43*91f16700Schasinglulu		lib/xlat_tables_v2/aarch64/xlat_tables_arch.c \
44*91f16700Schasinglulu		lib/xlat_tables_v2/xlat_tables_utils.c \
45*91f16700Schasinglulu		drivers/mmc/mmc.c					\
46*91f16700Schasinglulu		drivers/intel/soc/stratix10/io/s10_memmap_qspi.c	\
47*91f16700Schasinglulu		drivers/io/io_storage.c					\
48*91f16700Schasinglulu		drivers/io/io_block.c					\
49*91f16700Schasinglulu		drivers/io/io_fip.c					\
50*91f16700Schasinglulu		drivers/io/io_mtd.c					\
51*91f16700Schasinglulu		drivers/partition/partition.c				\
52*91f16700Schasinglulu		drivers/partition/gpt.c					\
53*91f16700Schasinglulu		drivers/synopsys/emmc/dw_mmc.c				\
54*91f16700Schasinglulu		lib/cpus/aarch64/cortex_a55.S				\
55*91f16700Schasinglulu		lib/cpus/aarch64/cortex_a76.S				\
56*91f16700Schasinglulu		plat/intel/soc/agilex5/soc/agilex5_clock_manager.c	\
57*91f16700Schasinglulu		plat/intel/soc/agilex5/soc/agilex5_memory_controller.c	\
58*91f16700Schasinglulu		plat/intel/soc/agilex5/soc/agilex5_mmc.c			\
59*91f16700Schasinglulu		plat/intel/soc/agilex5/soc/agilex5_pinmux.c		\
60*91f16700Schasinglulu		plat/intel/soc/agilex5/soc/agilex5_power_manager.c	\
61*91f16700Schasinglulu		plat/intel/soc/common/bl2_plat_mem_params_desc.c	\
62*91f16700Schasinglulu		plat/intel/soc/common/socfpga_image_load.c		\
63*91f16700Schasinglulu		plat/intel/soc/common/socfpga_storage.c			\
64*91f16700Schasinglulu		plat/intel/soc/common/socfpga_vab.c				\
65*91f16700Schasinglulu		plat/intel/soc/common/soc/socfpga_emac.c		\
66*91f16700Schasinglulu		plat/intel/soc/common/soc/socfpga_firewall.c		\
67*91f16700Schasinglulu		plat/intel/soc/common/soc/socfpga_handoff.c		\
68*91f16700Schasinglulu		plat/intel/soc/common/soc/socfpga_mailbox.c		\
69*91f16700Schasinglulu		plat/intel/soc/common/soc/socfpga_reset_manager.c	\
70*91f16700Schasinglulu		plat/intel/soc/common/drivers/qspi/cadence_qspi.c	\
71*91f16700Schasinglulu		plat/intel/soc/agilex5/bl2_plat_setup.c			\
72*91f16700Schasinglulu		plat/intel/soc/common/drivers/wdt/watchdog.c
73*91f16700Schasinglulu
74*91f16700Schasingluluinclude lib/zlib/zlib.mk
75*91f16700SchasingluluPLAT_INCLUDES	+=	-Ilib/zlib
76*91f16700SchasingluluBL2_SOURCES	+=	$(ZLIB_SOURCES)
77*91f16700Schasinglulu
78*91f16700SchasingluluBL31_SOURCES	+=	\
79*91f16700Schasinglulu		drivers/arm/cci/cci.c					\
80*91f16700Schasinglulu		${XLAT_TABLES_LIB_SRCS}						\
81*91f16700Schasinglulu		lib/cpus/aarch64/aem_generic.S				\
82*91f16700Schasinglulu		lib/cpus/aarch64/cortex_a55.S				\
83*91f16700Schasinglulu		lib/cpus/aarch64/cortex_a76.S				\
84*91f16700Schasinglulu		plat/common/plat_psci_common.c				\
85*91f16700Schasinglulu		plat/intel/soc/agilex5/bl31_plat_setup.c		\
86*91f16700Schasinglulu		plat/intel/soc/agilex5/soc/agilex5_power_manager.c	\
87*91f16700Schasinglulu		plat/intel/soc/common/socfpga_psci.c			\
88*91f16700Schasinglulu		plat/intel/soc/common/socfpga_sip_svc.c			\
89*91f16700Schasinglulu		plat/intel/soc/common/socfpga_sip_svc_v2.c			\
90*91f16700Schasinglulu		plat/intel/soc/common/socfpga_topology.c		\
91*91f16700Schasinglulu		plat/intel/soc/common/sip/socfpga_sip_ecc.c		\
92*91f16700Schasinglulu		plat/intel/soc/common/sip/socfpga_sip_fcs.c		\
93*91f16700Schasinglulu		plat/intel/soc/common/soc/socfpga_mailbox.c		\
94*91f16700Schasinglulu		plat/intel/soc/common/soc/socfpga_reset_manager.c
95*91f16700Schasinglulu
96*91f16700Schasinglulu# Configs for A76 and A55
97*91f16700SchasingluluHW_ASSISTED_COHERENCY := 1
98*91f16700SchasingluluUSE_COHERENT_MEM := 0
99*91f16700SchasingluluCTX_INCLUDE_AARCH32_REGS := 0
100*91f16700SchasingluluERRATA_A55_1530923 := 1
101*91f16700Schasinglulu
102*91f16700Schasinglulu$(eval $(call add_define,ARM_PRELOADED_DTB_BASE))
103*91f16700Schasinglulu
104*91f16700SchasingluluPROGRAMMABLE_RESET_ADDRESS	:= 0
105*91f16700SchasingluluRESET_TO_BL2			:= 1
106*91f16700SchasingluluBL2_INV_DCACHE			:= 0
107