1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (c) 2019-2020, ARM Limited and Contributors. All rights reserved. 3*91f16700Schasinglulu * Copyright (c) 2019-2022, Intel Corporation. All rights reserved. 4*91f16700Schasinglulu * 5*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 6*91f16700Schasinglulu */ 7*91f16700Schasinglulu 8*91f16700Schasinglulu #include <arch.h> 9*91f16700Schasinglulu #include <arch_helpers.h> 10*91f16700Schasinglulu #include <assert.h> 11*91f16700Schasinglulu #include <common/bl_common.h> 12*91f16700Schasinglulu #include <drivers/arm/gicv2.h> 13*91f16700Schasinglulu #include <drivers/ti/uart/uart_16550.h> 14*91f16700Schasinglulu #include <lib/mmio.h> 15*91f16700Schasinglulu #include <lib/xlat_tables/xlat_tables.h> 16*91f16700Schasinglulu 17*91f16700Schasinglulu #include "ccu/ncore_ccu.h" 18*91f16700Schasinglulu #include "socfpga_mailbox.h" 19*91f16700Schasinglulu #include "socfpga_private.h" 20*91f16700Schasinglulu #include "socfpga_sip_svc.h" 21*91f16700Schasinglulu 22*91f16700Schasinglulu static entry_point_info_t bl32_image_ep_info; 23*91f16700Schasinglulu static entry_point_info_t bl33_image_ep_info; 24*91f16700Schasinglulu 25*91f16700Schasinglulu entry_point_info_t *bl31_plat_get_next_image_ep_info(uint32_t type) 26*91f16700Schasinglulu { 27*91f16700Schasinglulu entry_point_info_t *next_image_info; 28*91f16700Schasinglulu 29*91f16700Schasinglulu next_image_info = (type == NON_SECURE) ? 30*91f16700Schasinglulu &bl33_image_ep_info : &bl32_image_ep_info; 31*91f16700Schasinglulu 32*91f16700Schasinglulu /* None of the images on this platform can have 0x0 as the entrypoint */ 33*91f16700Schasinglulu if (next_image_info->pc) 34*91f16700Schasinglulu return next_image_info; 35*91f16700Schasinglulu else 36*91f16700Schasinglulu return NULL; 37*91f16700Schasinglulu } 38*91f16700Schasinglulu 39*91f16700Schasinglulu void setup_smmu_secure_context(void) 40*91f16700Schasinglulu { 41*91f16700Schasinglulu /* 42*91f16700Schasinglulu * Program SCR0 register (0xFA000000) 43*91f16700Schasinglulu * to set SMCFCFG bit[21] to 0x1 which raise stream match conflict fault 44*91f16700Schasinglulu * to set CLIENTPD bit[0] to 0x0 which enables SMMU for secure context 45*91f16700Schasinglulu */ 46*91f16700Schasinglulu mmio_write_32(0xFA000000, 0x00200000); 47*91f16700Schasinglulu 48*91f16700Schasinglulu /* 49*91f16700Schasinglulu * Program SCR1 register (0xFA000004) 50*91f16700Schasinglulu * to set NSNUMSMRGO bit[14:8] to 0x4 which stream mapping register 51*91f16700Schasinglulu * for non-secure context and the rest will be secure context 52*91f16700Schasinglulu * to set NSNUMCBO bit[5:0] to 0x4 which allocate context bank 53*91f16700Schasinglulu * for non-secure context and the rest will be secure context 54*91f16700Schasinglulu */ 55*91f16700Schasinglulu mmio_write_32(0xFA000004, 0x00000404); 56*91f16700Schasinglulu } 57*91f16700Schasinglulu 58*91f16700Schasinglulu void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1, 59*91f16700Schasinglulu u_register_t arg2, u_register_t arg3) 60*91f16700Schasinglulu { 61*91f16700Schasinglulu static console_t console; 62*91f16700Schasinglulu 63*91f16700Schasinglulu mmio_write_64(PLAT_SEC_ENTRY, PLAT_SEC_WARM_ENTRY); 64*91f16700Schasinglulu 65*91f16700Schasinglulu console_16550_register(PLAT_INTEL_UART_BASE, PLAT_UART_CLOCK, 66*91f16700Schasinglulu PLAT_BAUDRATE, &console); 67*91f16700Schasinglulu /* 68*91f16700Schasinglulu * Check params passed from BL31 should not be NULL, 69*91f16700Schasinglulu */ 70*91f16700Schasinglulu void *from_bl2 = (void *) arg0; 71*91f16700Schasinglulu 72*91f16700Schasinglulu bl_params_t *params_from_bl2 = (bl_params_t *)from_bl2; 73*91f16700Schasinglulu assert(params_from_bl2 != NULL); 74*91f16700Schasinglulu 75*91f16700Schasinglulu /* 76*91f16700Schasinglulu * Copy BL32 (if populated by BL31) and BL33 entry point information. 77*91f16700Schasinglulu * They are stored in Secure RAM, in BL31's address space. 78*91f16700Schasinglulu */ 79*91f16700Schasinglulu 80*91f16700Schasinglulu if (params_from_bl2->h.type == PARAM_BL_PARAMS && 81*91f16700Schasinglulu params_from_bl2->h.version >= VERSION_2) { 82*91f16700Schasinglulu 83*91f16700Schasinglulu bl_params_node_t *bl_params = params_from_bl2->head; 84*91f16700Schasinglulu 85*91f16700Schasinglulu while (bl_params) { 86*91f16700Schasinglulu if (bl_params->image_id == BL33_IMAGE_ID) 87*91f16700Schasinglulu bl33_image_ep_info = *bl_params->ep_info; 88*91f16700Schasinglulu 89*91f16700Schasinglulu bl_params = bl_params->next_params_info; 90*91f16700Schasinglulu } 91*91f16700Schasinglulu } else { 92*91f16700Schasinglulu struct socfpga_bl31_params *arg_from_bl2 = 93*91f16700Schasinglulu (struct socfpga_bl31_params *) from_bl2; 94*91f16700Schasinglulu 95*91f16700Schasinglulu assert(arg_from_bl2->h.type == PARAM_BL31); 96*91f16700Schasinglulu assert(arg_from_bl2->h.version >= VERSION_1); 97*91f16700Schasinglulu 98*91f16700Schasinglulu bl32_image_ep_info = *arg_from_bl2->bl32_ep_info; 99*91f16700Schasinglulu bl33_image_ep_info = *arg_from_bl2->bl33_ep_info; 100*91f16700Schasinglulu } 101*91f16700Schasinglulu SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE); 102*91f16700Schasinglulu } 103*91f16700Schasinglulu 104*91f16700Schasinglulu static const interrupt_prop_t s10_interrupt_props[] = { 105*91f16700Schasinglulu PLAT_INTEL_SOCFPGA_G1S_IRQ_PROPS(GICV2_INTR_GROUP0), 106*91f16700Schasinglulu PLAT_INTEL_SOCFPGA_G0_IRQ_PROPS(GICV2_INTR_GROUP0) 107*91f16700Schasinglulu }; 108*91f16700Schasinglulu 109*91f16700Schasinglulu static unsigned int target_mask_array[PLATFORM_CORE_COUNT]; 110*91f16700Schasinglulu 111*91f16700Schasinglulu static const gicv2_driver_data_t plat_gicv2_gic_data = { 112*91f16700Schasinglulu .gicd_base = PLAT_INTEL_SOCFPGA_GICD_BASE, 113*91f16700Schasinglulu .gicc_base = PLAT_INTEL_SOCFPGA_GICC_BASE, 114*91f16700Schasinglulu .interrupt_props = s10_interrupt_props, 115*91f16700Schasinglulu .interrupt_props_num = ARRAY_SIZE(s10_interrupt_props), 116*91f16700Schasinglulu .target_masks = target_mask_array, 117*91f16700Schasinglulu .target_masks_num = ARRAY_SIZE(target_mask_array), 118*91f16700Schasinglulu }; 119*91f16700Schasinglulu 120*91f16700Schasinglulu /******************************************************************************* 121*91f16700Schasinglulu * Perform any BL3-1 platform setup code 122*91f16700Schasinglulu ******************************************************************************/ 123*91f16700Schasinglulu void bl31_platform_setup(void) 124*91f16700Schasinglulu { 125*91f16700Schasinglulu socfpga_delay_timer_init(); 126*91f16700Schasinglulu 127*91f16700Schasinglulu /* Initialize the gic cpu and distributor interfaces */ 128*91f16700Schasinglulu gicv2_driver_init(&plat_gicv2_gic_data); 129*91f16700Schasinglulu gicv2_distif_init(); 130*91f16700Schasinglulu gicv2_pcpu_distif_init(); 131*91f16700Schasinglulu gicv2_cpuif_enable(); 132*91f16700Schasinglulu setup_smmu_secure_context(); 133*91f16700Schasinglulu 134*91f16700Schasinglulu /* Signal secondary CPUs to jump to BL31 (BL2 = U-boot SPL) */ 135*91f16700Schasinglulu mmio_write_64(PLAT_CPU_RELEASE_ADDR, 136*91f16700Schasinglulu (uint64_t)plat_secondary_cpus_bl31_entry); 137*91f16700Schasinglulu 138*91f16700Schasinglulu mailbox_hps_stage_notify(HPS_EXECUTION_STATE_SSBL); 139*91f16700Schasinglulu 140*91f16700Schasinglulu ncore_enable_ocram_firewall(); 141*91f16700Schasinglulu } 142*91f16700Schasinglulu 143*91f16700Schasinglulu const mmap_region_t plat_agilex_mmap[] = { 144*91f16700Schasinglulu MAP_REGION_FLAT(DRAM_BASE, DRAM_SIZE, MT_MEMORY | MT_RW | MT_NS), 145*91f16700Schasinglulu MAP_REGION_FLAT(DEVICE1_BASE, DEVICE1_SIZE, MT_DEVICE | MT_RW | MT_NS), 146*91f16700Schasinglulu MAP_REGION_FLAT(DEVICE2_BASE, DEVICE2_SIZE, MT_DEVICE | MT_RW | MT_SECURE), 147*91f16700Schasinglulu MAP_REGION_FLAT(OCRAM_BASE, OCRAM_SIZE, 148*91f16700Schasinglulu MT_NON_CACHEABLE | MT_RW | MT_SECURE), 149*91f16700Schasinglulu MAP_REGION_FLAT(DEVICE3_BASE, DEVICE3_SIZE, 150*91f16700Schasinglulu MT_DEVICE | MT_RW | MT_SECURE), 151*91f16700Schasinglulu MAP_REGION_FLAT(MEM64_BASE, MEM64_SIZE, MT_DEVICE | MT_RW | MT_NS), 152*91f16700Schasinglulu MAP_REGION_FLAT(DEVICE4_BASE, DEVICE4_SIZE, MT_DEVICE | MT_RW | MT_NS), 153*91f16700Schasinglulu {0} 154*91f16700Schasinglulu }; 155*91f16700Schasinglulu 156*91f16700Schasinglulu /******************************************************************************* 157*91f16700Schasinglulu * Perform the very early platform specific architectural setup here. At the 158*91f16700Schasinglulu * moment this is only initializes the mmu in a quick and dirty way. 159*91f16700Schasinglulu ******************************************************************************/ 160*91f16700Schasinglulu void bl31_plat_arch_setup(void) 161*91f16700Schasinglulu { 162*91f16700Schasinglulu const mmap_region_t bl_regions[] = { 163*91f16700Schasinglulu MAP_REGION_FLAT(BL31_BASE, BL31_END - BL31_BASE, 164*91f16700Schasinglulu MT_MEMORY | MT_RW | MT_SECURE), 165*91f16700Schasinglulu MAP_REGION_FLAT(BL_CODE_BASE, BL_CODE_END - BL_CODE_BASE, 166*91f16700Schasinglulu MT_CODE | MT_SECURE), 167*91f16700Schasinglulu MAP_REGION_FLAT(BL_RO_DATA_BASE, 168*91f16700Schasinglulu BL_RO_DATA_END - BL_RO_DATA_BASE, 169*91f16700Schasinglulu MT_RO_DATA | MT_SECURE), 170*91f16700Schasinglulu #if USE_COHERENT_MEM 171*91f16700Schasinglulu MAP_REGION_FLAT(BL_COHERENT_RAM_BASE, 172*91f16700Schasinglulu BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE, 173*91f16700Schasinglulu MT_DEVICE | MT_RW | MT_SECURE), 174*91f16700Schasinglulu #endif 175*91f16700Schasinglulu {0} 176*91f16700Schasinglulu }; 177*91f16700Schasinglulu 178*91f16700Schasinglulu setup_page_tables(bl_regions, plat_agilex_mmap); 179*91f16700Schasinglulu enable_mmu_el3(0); 180*91f16700Schasinglulu } 181*91f16700Schasinglulu 182