1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright 2022-2023 NXP 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu */ 6*91f16700Schasinglulu #ifndef PLATFORM_DEF_H 7*91f16700Schasinglulu #define PLATFORM_DEF_H 8*91f16700Schasinglulu 9*91f16700Schasinglulu #include <lib/utils_def.h> 10*91f16700Schasinglulu #include <lib/xlat_tables/xlat_tables_v2.h> 11*91f16700Schasinglulu 12*91f16700Schasinglulu #define PLATFORM_LINKER_FORMAT "elf64-littleaarch64" 13*91f16700Schasinglulu #define PLATFORM_LINKER_ARCH aarch64 14*91f16700Schasinglulu 15*91f16700Schasinglulu #define PLATFORM_STACK_SIZE 0xB00 16*91f16700Schasinglulu #define CACHE_WRITEBACK_GRANULE 64 17*91f16700Schasinglulu 18*91f16700Schasinglulu #define PLAT_PRIMARY_CPU U(0x0) 19*91f16700Schasinglulu #define PLATFORM_MAX_CPU_PER_CLUSTER U(2) 20*91f16700Schasinglulu #define PLATFORM_CLUSTER_COUNT U(1) 21*91f16700Schasinglulu #define PLATFORM_CLUSTER0_CORE_COUNT U(2) 22*91f16700Schasinglulu #define PLATFORM_CORE_COUNT U(2) 23*91f16700Schasinglulu 24*91f16700Schasinglulu #define IMX_PWR_LVL0 MPIDR_AFFLVL0 25*91f16700Schasinglulu 26*91f16700Schasinglulu #define PWR_DOMAIN_AT_MAX_LVL U(1) 27*91f16700Schasinglulu #define PLAT_MAX_PWR_LVL U(2) 28*91f16700Schasinglulu #define PLAT_MAX_OFF_STATE U(4) 29*91f16700Schasinglulu #define PLAT_MAX_RET_STATE U(2) 30*91f16700Schasinglulu 31*91f16700Schasinglulu #define BL31_BASE U(0x204E0000) 32*91f16700Schasinglulu #define BL31_LIMIT U(0x20520000) 33*91f16700Schasinglulu 34*91f16700Schasinglulu /* non-secure uboot base */ 35*91f16700Schasinglulu /* TODO */ 36*91f16700Schasinglulu #define PLAT_NS_IMAGE_OFFSET U(0x80200000) 37*91f16700Schasinglulu #define BL32_FDT_OVERLAY_ADDR (PLAT_NS_IMAGE_OFFSET + 0x3000000) 38*91f16700Schasinglulu 39*91f16700Schasinglulu /* GICv4 base address */ 40*91f16700Schasinglulu #define PLAT_GICD_BASE U(0x48000000) 41*91f16700Schasinglulu #define PLAT_GICR_BASE U(0x48040000) 42*91f16700Schasinglulu 43*91f16700Schasinglulu #define PLAT_VIRT_ADDR_SPACE_SIZE (ULL(1) << 32) 44*91f16700Schasinglulu #define PLAT_PHY_ADDR_SPACE_SIZE (ULL(1) << 32) 45*91f16700Schasinglulu 46*91f16700Schasinglulu #define MAX_XLAT_TABLES 8 47*91f16700Schasinglulu #define MAX_MMAP_REGIONS 16 48*91f16700Schasinglulu 49*91f16700Schasinglulu #define IMX_LPUART_BASE U(0x44380000) 50*91f16700Schasinglulu #define IMX_BOOT_UART_CLK_IN_HZ U(24000000) /* Select 24MHz oscillator */ 51*91f16700Schasinglulu #define IMX_CONSOLE_BAUDRATE 115200 52*91f16700Schasinglulu 53*91f16700Schasinglulu #define AIPSx_SIZE U(0x800000) 54*91f16700Schasinglulu #define AIPS1_BASE U(0x44000000) 55*91f16700Schasinglulu #define AIPS2_BASE U(0x42000000) 56*91f16700Schasinglulu #define AIPS3_BASE U(0x42800000) 57*91f16700Schasinglulu #define AIPS4_BASE U(0x49000000) 58*91f16700Schasinglulu #define GPIO1_BASE U(0x47400000) 59*91f16700Schasinglulu #define GPIO2_BASE U(0x43810000) 60*91f16700Schasinglulu #define GPIO3_BASE U(0x43820000) 61*91f16700Schasinglulu #define GPIO4_BASE U(0x43830000) 62*91f16700Schasinglulu 63*91f16700Schasinglulu #define TRDC_A_BASE U(0x44270000) 64*91f16700Schasinglulu #define TRDC_W_BASE U(0x42460000) 65*91f16700Schasinglulu #define TRDC_M_BASE U(0x42810000) 66*91f16700Schasinglulu #define TRDC_N_BASE U(0x49010000) 67*91f16700Schasinglulu #define TRDC_x_SISE U(0x20000) 68*91f16700Schasinglulu 69*91f16700Schasinglulu #define WDOG3_BASE U(0x42490000) 70*91f16700Schasinglulu #define WDOG_CS U(0x0) 71*91f16700Schasinglulu #define WDOG_CS_ULK BIT(11) 72*91f16700Schasinglulu #define WDOG_CNT U(0x4) 73*91f16700Schasinglulu #define WDOG_TOVAL U(0x8) 74*91f16700Schasinglulu 75*91f16700Schasinglulu #define BBNSM_BASE U(0x44440000) 76*91f16700Schasinglulu #define BBNSM_CTRL U(0x8) 77*91f16700Schasinglulu #define BBNSM_DP_EN BIT(24) 78*91f16700Schasinglulu #define BBNSM_TOSP BIT(25) 79*91f16700Schasinglulu 80*91f16700Schasinglulu #define SRC_BASE U(0x44460000) 81*91f16700Schasinglulu #define GPC_BASE U(0x44470000) 82*91f16700Schasinglulu #define BLK_CTRL_S_BASE U(0x444F0000) 83*91f16700Schasinglulu #define S400_MU_BASE U(0x47520000) 84*91f16700Schasinglulu 85*91f16700Schasinglulu /* system memory map define */ 86*91f16700Schasinglulu #define AIPS2_MAP MAP_REGION_FLAT(AIPS2_BASE, AIPSx_SIZE, MT_DEVICE | MT_RW | MT_NS) 87*91f16700Schasinglulu #define AIPS1_MAP MAP_REGION_FLAT(AIPS1_BASE, AIPSx_SIZE, MT_DEVICE | MT_RW) 88*91f16700Schasinglulu #define AIPS4_MAP MAP_REGION_FLAT(AIPS4_BASE, AIPSx_SIZE, MT_DEVICE | MT_RW | MT_NS) 89*91f16700Schasinglulu #define GIC_MAP MAP_REGION_FLAT(PLAT_GICD_BASE, 0x200000, MT_DEVICE | MT_RW) 90*91f16700Schasinglulu #define TRDC_A_MAP MAP_REGION_FLAT(TRDC_A_BASE, TRDC_x_SISE, MT_DEVICE | MT_RW) 91*91f16700Schasinglulu #define TRDC_W_MAP MAP_REGION_FLAT(TRDC_W_BASE, TRDC_x_SISE, MT_DEVICE | MT_RW) 92*91f16700Schasinglulu #define TRDC_M_MAP MAP_REGION_FLAT(TRDC_M_BASE, TRDC_x_SISE, MT_DEVICE | MT_RW) 93*91f16700Schasinglulu #define TRDC_N_MAP MAP_REGION_FLAT(TRDC_N_BASE, TRDC_x_SISE, MT_DEVICE | MT_RW) 94*91f16700Schasinglulu 95*91f16700Schasinglulu #define COUNTER_FREQUENCY 24000000 96*91f16700Schasinglulu 97*91f16700Schasinglulu #endif /* platform_def.h */ 98