xref: /arm-trusted-firmware/plat/imx/imx93/imx93_psci.c (revision 91f16700b400a8c0651d24a598fc48ee2997a0d7)
1*91f16700Schasinglulu /*
2*91f16700Schasinglulu  * Copyright 2022-2023 NXP
3*91f16700Schasinglulu  *
4*91f16700Schasinglulu  * SPDX-License-Identifier: BSD-3-Clause
5*91f16700Schasinglulu  */
6*91f16700Schasinglulu 
7*91f16700Schasinglulu #include <stdbool.h>
8*91f16700Schasinglulu 
9*91f16700Schasinglulu #include <arch.h>
10*91f16700Schasinglulu #include <arch_helpers.h>
11*91f16700Schasinglulu #include <common/debug.h>
12*91f16700Schasinglulu #include <drivers/delay_timer.h>
13*91f16700Schasinglulu #include <lib/mmio.h>
14*91f16700Schasinglulu #include <lib/psci/psci.h>
15*91f16700Schasinglulu 
16*91f16700Schasinglulu #include <plat_imx8.h>
17*91f16700Schasinglulu #include <pwr_ctrl.h>
18*91f16700Schasinglulu 
19*91f16700Schasinglulu #define CORE_PWR_STATE(state) ((state)->pwr_domain_state[MPIDR_AFFLVL0])
20*91f16700Schasinglulu #define CLUSTER_PWR_STATE(state) ((state)->pwr_domain_state[MPIDR_AFFLVL1])
21*91f16700Schasinglulu #define SYSTEM_PWR_STATE(state) ((state)->pwr_domain_state[PLAT_MAX_PWR_LVL])
22*91f16700Schasinglulu 
23*91f16700Schasinglulu /* platform secure warm boot entry */
24*91f16700Schasinglulu static uintptr_t secure_entrypoint;
25*91f16700Schasinglulu 
26*91f16700Schasinglulu static bool boot_stage = true;
27*91f16700Schasinglulu 
28*91f16700Schasinglulu int imx_validate_ns_entrypoint(uintptr_t ns_entrypoint)
29*91f16700Schasinglulu {
30*91f16700Schasinglulu 	/* The non-secure entrypoint should be in RAM space */
31*91f16700Schasinglulu 	if (ns_entrypoint < PLAT_NS_IMAGE_OFFSET) {
32*91f16700Schasinglulu 		return PSCI_E_INVALID_PARAMS;
33*91f16700Schasinglulu 	}
34*91f16700Schasinglulu 
35*91f16700Schasinglulu 	return PSCI_E_SUCCESS;
36*91f16700Schasinglulu }
37*91f16700Schasinglulu 
38*91f16700Schasinglulu int imx_validate_power_state(unsigned int power_state,
39*91f16700Schasinglulu 			 psci_power_state_t *req_state)
40*91f16700Schasinglulu {
41*91f16700Schasinglulu 	int pwr_lvl = psci_get_pstate_pwrlvl(power_state);
42*91f16700Schasinglulu 	int pwr_type = psci_get_pstate_type(power_state);
43*91f16700Schasinglulu 	int state_id = psci_get_pstate_id(power_state);
44*91f16700Schasinglulu 
45*91f16700Schasinglulu 	if (pwr_lvl > PLAT_MAX_PWR_LVL) {
46*91f16700Schasinglulu 		return PSCI_E_INVALID_PARAMS;
47*91f16700Schasinglulu 	}
48*91f16700Schasinglulu 
49*91f16700Schasinglulu 	if (pwr_type == PSTATE_TYPE_STANDBY) {
50*91f16700Schasinglulu 		CORE_PWR_STATE(req_state) = PLAT_MAX_RET_STATE;
51*91f16700Schasinglulu 		CLUSTER_PWR_STATE(req_state) = PLAT_MAX_RET_STATE;
52*91f16700Schasinglulu 	}
53*91f16700Schasinglulu 
54*91f16700Schasinglulu 	if (pwr_type == PSTATE_TYPE_POWERDOWN && state_id == 0x33) {
55*91f16700Schasinglulu 		CORE_PWR_STATE(req_state) = PLAT_MAX_OFF_STATE;
56*91f16700Schasinglulu 		CLUSTER_PWR_STATE(req_state) = PLAT_MAX_RET_STATE;
57*91f16700Schasinglulu 	}
58*91f16700Schasinglulu 
59*91f16700Schasinglulu 	return PSCI_E_SUCCESS;
60*91f16700Schasinglulu }
61*91f16700Schasinglulu 
62*91f16700Schasinglulu void imx_set_cpu_boot_entry(unsigned int core_id, uint64_t boot_entry)
63*91f16700Schasinglulu {
64*91f16700Schasinglulu 	/* set the cpu core reset entry: BLK_CTRL_S */
65*91f16700Schasinglulu 	mmio_write_32(BLK_CTRL_S_BASE + CA55_RVBADDR0_L + core_id * 8, boot_entry >> 2);
66*91f16700Schasinglulu }
67*91f16700Schasinglulu 
68*91f16700Schasinglulu int imx_pwr_domain_on(u_register_t mpidr)
69*91f16700Schasinglulu {
70*91f16700Schasinglulu 	unsigned int core_id;
71*91f16700Schasinglulu 
72*91f16700Schasinglulu 	core_id = MPIDR_AFFLVL1_VAL(mpidr);
73*91f16700Schasinglulu 
74*91f16700Schasinglulu 	imx_set_cpu_boot_entry(core_id, secure_entrypoint);
75*91f16700Schasinglulu 
76*91f16700Schasinglulu 	/*
77*91f16700Schasinglulu 	 * When the core is first time boot up, the core is already ON after SoC POR,
78*91f16700Schasinglulu 	 * So 'SW_WAKEUP' can not work, so need to toggle core's reset then release
79*91f16700Schasinglulu 	 * the core from cpu_wait.
80*91f16700Schasinglulu 	 */
81*91f16700Schasinglulu 	if (boot_stage) {
82*91f16700Schasinglulu 		/* assert CPU core SW reset */
83*91f16700Schasinglulu 		mmio_clrbits_32(SRC_SLICE(SRC_A55C0 + core_id) + 0x24, BIT(2) | BIT(0));
84*91f16700Schasinglulu 		/* deassert CPU core SW reset */
85*91f16700Schasinglulu 		mmio_setbits_32(SRC_SLICE(SRC_A55C0 + core_id) + 0x24, BIT(2) | BIT(0));
86*91f16700Schasinglulu 		/* release the cpuwait to kick the cpu */
87*91f16700Schasinglulu 		mmio_clrbits_32(BLK_CTRL_S_BASE + CA55_CPUWAIT, BIT(core_id));
88*91f16700Schasinglulu 	} else {
89*91f16700Schasinglulu 		/* assert the CMC MISC SW WAKEUP BIT to kick the offline core */
90*91f16700Schasinglulu 		gpc_assert_sw_wakeup(CPU_A55C0 + core_id);
91*91f16700Schasinglulu 	}
92*91f16700Schasinglulu 
93*91f16700Schasinglulu 	return PSCI_E_SUCCESS;
94*91f16700Schasinglulu }
95*91f16700Schasinglulu 
96*91f16700Schasinglulu void imx_pwr_domain_on_finish(const psci_power_state_t *target_state)
97*91f16700Schasinglulu {
98*91f16700Schasinglulu 	uint64_t mpidr = read_mpidr_el1();
99*91f16700Schasinglulu 	unsigned int core_id = MPIDR_AFFLVL1_VAL(mpidr);
100*91f16700Schasinglulu 
101*91f16700Schasinglulu 	plat_gic_pcpu_init();
102*91f16700Schasinglulu 	plat_gic_cpuif_enable();
103*91f16700Schasinglulu 
104*91f16700Schasinglulu 	/* below config is ok both for boot & hotplug */
105*91f16700Schasinglulu 	/* clear the CPU power mode */
106*91f16700Schasinglulu 	gpc_set_cpu_mode(CPU_A55C0 + core_id, CM_MODE_RUN);
107*91f16700Schasinglulu 	/* clear the SW wakeup */
108*91f16700Schasinglulu 	gpc_deassert_sw_wakeup(CPU_A55C0 + core_id);
109*91f16700Schasinglulu 	/* switch to GIC wakeup source */
110*91f16700Schasinglulu 	gpc_select_wakeup_gic(CPU_A55C0 + core_id);
111*91f16700Schasinglulu 
112*91f16700Schasinglulu 	if (boot_stage) {
113*91f16700Schasinglulu 		/* SRC config */
114*91f16700Schasinglulu 		/* config the MEM LPM */
115*91f16700Schasinglulu 		src_mem_lpm_en(SRC_A55P0_MEM + core_id, MEM_OFF);
116*91f16700Schasinglulu 		/* LPM config to only ON in run mode to its domain */
117*91f16700Schasinglulu 		src_mix_set_lpm(SRC_A55C0 + core_id, core_id, CM_MODE_WAIT);
118*91f16700Schasinglulu 		/* white list config, only enable its own domain */
119*91f16700Schasinglulu 		src_authen_config(SRC_A55C0 + core_id, 1 << core_id, 0x1);
120*91f16700Schasinglulu 
121*91f16700Schasinglulu 		boot_stage = false;
122*91f16700Schasinglulu 	}
123*91f16700Schasinglulu }
124*91f16700Schasinglulu 
125*91f16700Schasinglulu void imx_pwr_domain_off(const psci_power_state_t *target_state)
126*91f16700Schasinglulu {
127*91f16700Schasinglulu 	uint64_t mpidr = read_mpidr_el1();
128*91f16700Schasinglulu 	unsigned int core_id = MPIDR_AFFLVL1_VAL(mpidr);
129*91f16700Schasinglulu 	unsigned int i;
130*91f16700Schasinglulu 
131*91f16700Schasinglulu 	plat_gic_cpuif_disable();
132*91f16700Schasinglulu 	write_clusterpwrdn(DSU_CLUSTER_PWR_OFF);
133*91f16700Schasinglulu 
134*91f16700Schasinglulu 	/*
135*91f16700Schasinglulu 	 * mask all the GPC IRQ wakeup to make sure no IRQ can wakeup this core
136*91f16700Schasinglulu 	 * as we need to use SW_WAKEUP for hotplug purpose
137*91f16700Schasinglulu 	 */
138*91f16700Schasinglulu 	for (i = 0U; i < IMR_NUM; i++) {
139*91f16700Schasinglulu 		gpc_set_irq_mask(CPU_A55C0 + core_id, i, 0xffffffff);
140*91f16700Schasinglulu 	}
141*91f16700Schasinglulu 	/* switch to GPC wakeup source */
142*91f16700Schasinglulu 	gpc_select_wakeup_raw_irq(CPU_A55C0 + core_id);
143*91f16700Schasinglulu 	/* config the target mode to suspend */
144*91f16700Schasinglulu 	gpc_set_cpu_mode(CPU_A55C0 + core_id, CM_MODE_SUSPEND);
145*91f16700Schasinglulu }
146*91f16700Schasinglulu 
147*91f16700Schasinglulu void imx_pwr_domain_suspend(const psci_power_state_t *target_state)
148*91f16700Schasinglulu {
149*91f16700Schasinglulu 	uint64_t mpidr = read_mpidr_el1();
150*91f16700Schasinglulu 	unsigned int core_id = MPIDR_AFFLVL1_VAL(mpidr);
151*91f16700Schasinglulu 
152*91f16700Schasinglulu 	/* do cpu level config */
153*91f16700Schasinglulu 	if (is_local_state_off(CORE_PWR_STATE(target_state))) {
154*91f16700Schasinglulu 		plat_gic_cpuif_disable();
155*91f16700Schasinglulu 		imx_set_cpu_boot_entry(core_id, secure_entrypoint);
156*91f16700Schasinglulu 		/* config the target mode to WAIT */
157*91f16700Schasinglulu 		gpc_set_cpu_mode(CPU_A55C0 + core_id, CM_MODE_WAIT);
158*91f16700Schasinglulu 	}
159*91f16700Schasinglulu 
160*91f16700Schasinglulu 	/* do cluster level config */
161*91f16700Schasinglulu 	if (!is_local_state_run(CLUSTER_PWR_STATE(target_state))) {
162*91f16700Schasinglulu 		/* config the A55 cluster target mode to WAIT */
163*91f16700Schasinglulu 		gpc_set_cpu_mode(CPU_A55_PLAT, CM_MODE_WAIT);
164*91f16700Schasinglulu 
165*91f16700Schasinglulu 		/* config DSU for cluster power down with L3 MEM RET */
166*91f16700Schasinglulu 		if (is_local_state_retn(CLUSTER_PWR_STATE(target_state))) {
167*91f16700Schasinglulu 			write_clusterpwrdn(DSU_CLUSTER_PWR_OFF | BIT(1));
168*91f16700Schasinglulu 		}
169*91f16700Schasinglulu 	}
170*91f16700Schasinglulu }
171*91f16700Schasinglulu 
172*91f16700Schasinglulu void imx_pwr_domain_suspend_finish(const psci_power_state_t *target_state)
173*91f16700Schasinglulu {
174*91f16700Schasinglulu 	uint64_t mpidr = read_mpidr_el1();
175*91f16700Schasinglulu 	unsigned int core_id = MPIDR_AFFLVL1_VAL(mpidr);
176*91f16700Schasinglulu 
177*91f16700Schasinglulu 	/* cluster level */
178*91f16700Schasinglulu 	if (!is_local_state_run(CLUSTER_PWR_STATE(target_state))) {
179*91f16700Schasinglulu 		/* set the cluster's target mode to RUN */
180*91f16700Schasinglulu 		gpc_set_cpu_mode(CPU_A55_PLAT, CM_MODE_RUN);
181*91f16700Schasinglulu 	}
182*91f16700Schasinglulu 
183*91f16700Schasinglulu 	/* do core level */
184*91f16700Schasinglulu 	if (is_local_state_off(CORE_PWR_STATE(target_state))) {
185*91f16700Schasinglulu 		/* set A55 CORE's power mode to RUN */
186*91f16700Schasinglulu 		gpc_set_cpu_mode(CPU_A55C0 + core_id, CM_MODE_RUN);
187*91f16700Schasinglulu 		plat_gic_cpuif_enable();
188*91f16700Schasinglulu 	}
189*91f16700Schasinglulu }
190*91f16700Schasinglulu 
191*91f16700Schasinglulu void imx_get_sys_suspend_power_state(psci_power_state_t *req_state)
192*91f16700Schasinglulu {
193*91f16700Schasinglulu 	unsigned int i;
194*91f16700Schasinglulu 
195*91f16700Schasinglulu 	for (i = IMX_PWR_LVL0; i <= PLAT_MAX_PWR_LVL; i++) {
196*91f16700Schasinglulu 		req_state->pwr_domain_state[i] = PLAT_MAX_OFF_STATE;
197*91f16700Schasinglulu 	}
198*91f16700Schasinglulu 
199*91f16700Schasinglulu 	SYSTEM_PWR_STATE(req_state) = PLAT_MAX_RET_STATE;
200*91f16700Schasinglulu 	CLUSTER_PWR_STATE(req_state) = PLAT_MAX_RET_STATE;
201*91f16700Schasinglulu }
202*91f16700Schasinglulu 
203*91f16700Schasinglulu void __dead2 imx_system_reset(void)
204*91f16700Schasinglulu {
205*91f16700Schasinglulu 	mmio_write_32(WDOG3_BASE + WDOG_CNT, 0xd928c520);
206*91f16700Schasinglulu 	while ((mmio_read_32(WDOG3_BASE + WDOG_CS) & WDOG_CS_ULK) == 0U) {
207*91f16700Schasinglulu 		;
208*91f16700Schasinglulu 	}
209*91f16700Schasinglulu 
210*91f16700Schasinglulu 	mmio_write_32(WDOG3_BASE + WDOG_TOVAL, 0x10);
211*91f16700Schasinglulu 	mmio_write_32(WDOG3_BASE + WDOG_CS, 0x21e3);
212*91f16700Schasinglulu 
213*91f16700Schasinglulu 	while (1) {
214*91f16700Schasinglulu 		wfi();
215*91f16700Schasinglulu 	}
216*91f16700Schasinglulu }
217*91f16700Schasinglulu 
218*91f16700Schasinglulu void __dead2 imx_system_off(void)
219*91f16700Schasinglulu {
220*91f16700Schasinglulu 	mmio_setbits_32(BBNSM_BASE + BBNSM_CTRL, BBNSM_DP_EN | BBNSM_TOSP);
221*91f16700Schasinglulu 
222*91f16700Schasinglulu 	while (1) {
223*91f16700Schasinglulu 		wfi();
224*91f16700Schasinglulu 	}
225*91f16700Schasinglulu }
226*91f16700Schasinglulu 
227*91f16700Schasinglulu static const plat_psci_ops_t imx_plat_psci_ops = {
228*91f16700Schasinglulu 	.validate_ns_entrypoint = imx_validate_ns_entrypoint,
229*91f16700Schasinglulu 	.validate_power_state = imx_validate_power_state,
230*91f16700Schasinglulu 	.pwr_domain_on = imx_pwr_domain_on,
231*91f16700Schasinglulu 	.pwr_domain_off = imx_pwr_domain_off,
232*91f16700Schasinglulu 	.pwr_domain_on_finish = imx_pwr_domain_on_finish,
233*91f16700Schasinglulu 	.pwr_domain_suspend = imx_pwr_domain_suspend,
234*91f16700Schasinglulu 	.pwr_domain_suspend_finish = imx_pwr_domain_suspend_finish,
235*91f16700Schasinglulu 	.get_sys_suspend_power_state = imx_get_sys_suspend_power_state,
236*91f16700Schasinglulu 	.system_reset = imx_system_reset,
237*91f16700Schasinglulu 	.system_off = imx_system_off,
238*91f16700Schasinglulu };
239*91f16700Schasinglulu 
240*91f16700Schasinglulu /* export the platform specific psci ops */
241*91f16700Schasinglulu int plat_setup_psci_ops(uintptr_t sec_entrypoint,
242*91f16700Schasinglulu 			const plat_psci_ops_t **psci_ops)
243*91f16700Schasinglulu {
244*91f16700Schasinglulu 	/* sec_entrypoint is used for warm reset */
245*91f16700Schasinglulu 	secure_entrypoint = sec_entrypoint;
246*91f16700Schasinglulu 	imx_set_cpu_boot_entry(0, sec_entrypoint);
247*91f16700Schasinglulu 
248*91f16700Schasinglulu 	pwr_sys_init();
249*91f16700Schasinglulu 
250*91f16700Schasinglulu 	*psci_ops = &imx_plat_psci_ops;
251*91f16700Schasinglulu 
252*91f16700Schasinglulu 	return 0;
253*91f16700Schasinglulu }
254