1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright 2022-2023 NXP 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu */ 6*91f16700Schasinglulu 7*91f16700Schasinglulu #include <assert.h> 8*91f16700Schasinglulu #include <stdbool.h> 9*91f16700Schasinglulu 10*91f16700Schasinglulu #include <arch_helpers.h> 11*91f16700Schasinglulu #include <common/bl_common.h> 12*91f16700Schasinglulu #include <common/debug.h> 13*91f16700Schasinglulu #include <context.h> 14*91f16700Schasinglulu #include <drivers/console.h> 15*91f16700Schasinglulu #include <drivers/generic_delay_timer.h> 16*91f16700Schasinglulu #include <drivers/nxp/trdc/imx_trdc.h> 17*91f16700Schasinglulu #include <lib/el3_runtime/context_mgmt.h> 18*91f16700Schasinglulu #include <lib/mmio.h> 19*91f16700Schasinglulu #include <lib/xlat_tables/xlat_tables_v2.h> 20*91f16700Schasinglulu #include <plat/common/platform.h> 21*91f16700Schasinglulu 22*91f16700Schasinglulu #include <imx8_lpuart.h> 23*91f16700Schasinglulu #include <plat_imx8.h> 24*91f16700Schasinglulu #include <platform_def.h> 25*91f16700Schasinglulu 26*91f16700Schasinglulu #define MAP_BL31_TOTAL \ 27*91f16700Schasinglulu MAP_REGION_FLAT(BL31_BASE, BL31_LIMIT - BL31_BASE, MT_MEMORY | MT_RW | MT_SECURE) 28*91f16700Schasinglulu #define MAP_BL31_RO \ 29*91f16700Schasinglulu MAP_REGION_FLAT(BL_CODE_BASE, BL_CODE_END - BL_CODE_BASE, MT_MEMORY | MT_RO | MT_SECURE) 30*91f16700Schasinglulu 31*91f16700Schasinglulu static const mmap_region_t imx_mmap[] = { 32*91f16700Schasinglulu AIPS1_MAP, AIPS2_MAP, AIPS4_MAP, GIC_MAP, 33*91f16700Schasinglulu TRDC_A_MAP, TRDC_W_MAP, TRDC_M_MAP, 34*91f16700Schasinglulu TRDC_N_MAP, 35*91f16700Schasinglulu {0}, 36*91f16700Schasinglulu }; 37*91f16700Schasinglulu 38*91f16700Schasinglulu static entry_point_info_t bl32_image_ep_info; 39*91f16700Schasinglulu static entry_point_info_t bl33_image_ep_info; 40*91f16700Schasinglulu 41*91f16700Schasinglulu /* get SPSR for BL33 entry */ 42*91f16700Schasinglulu static uint32_t get_spsr_for_bl33_entry(void) 43*91f16700Schasinglulu { 44*91f16700Schasinglulu unsigned long el_status; 45*91f16700Schasinglulu unsigned long mode; 46*91f16700Schasinglulu uint32_t spsr; 47*91f16700Schasinglulu 48*91f16700Schasinglulu /* figure out what mode we enter the non-secure world */ 49*91f16700Schasinglulu el_status = read_id_aa64pfr0_el1() >> ID_AA64PFR0_EL2_SHIFT; 50*91f16700Schasinglulu el_status &= ID_AA64PFR0_ELX_MASK; 51*91f16700Schasinglulu 52*91f16700Schasinglulu mode = (el_status) ? MODE_EL2 : MODE_EL1; 53*91f16700Schasinglulu 54*91f16700Schasinglulu spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS); 55*91f16700Schasinglulu return spsr; 56*91f16700Schasinglulu } 57*91f16700Schasinglulu 58*91f16700Schasinglulu void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1, 59*91f16700Schasinglulu u_register_t arg2, u_register_t arg3) 60*91f16700Schasinglulu { 61*91f16700Schasinglulu static console_t console; 62*91f16700Schasinglulu 63*91f16700Schasinglulu console_lpuart_register(IMX_LPUART_BASE, IMX_BOOT_UART_CLK_IN_HZ, 64*91f16700Schasinglulu IMX_CONSOLE_BAUDRATE, &console); 65*91f16700Schasinglulu 66*91f16700Schasinglulu /* This console is only used for boot stage */ 67*91f16700Schasinglulu console_set_scope(&console, CONSOLE_FLAG_BOOT); 68*91f16700Schasinglulu 69*91f16700Schasinglulu /* 70*91f16700Schasinglulu * tell BL3-1 where the non-secure software image is located 71*91f16700Schasinglulu * and the entry state information. 72*91f16700Schasinglulu */ 73*91f16700Schasinglulu bl33_image_ep_info.pc = PLAT_NS_IMAGE_OFFSET; 74*91f16700Schasinglulu bl33_image_ep_info.spsr = get_spsr_for_bl33_entry(); 75*91f16700Schasinglulu SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE); 76*91f16700Schasinglulu 77*91f16700Schasinglulu #if defined(SPD_opteed) 78*91f16700Schasinglulu /* Populate entry point information for BL32 */ 79*91f16700Schasinglulu SET_PARAM_HEAD(&bl32_image_ep_info, PARAM_EP, VERSION_1, 0); 80*91f16700Schasinglulu SET_SECURITY_STATE(bl32_image_ep_info.h.attr, SECURE); 81*91f16700Schasinglulu bl32_image_ep_info.pc = BL32_BASE; 82*91f16700Schasinglulu bl32_image_ep_info.spsr = 0; 83*91f16700Schasinglulu 84*91f16700Schasinglulu /* Pass TEE base and size to bl33 */ 85*91f16700Schasinglulu bl33_image_ep_info.args.arg1 = BL32_BASE; 86*91f16700Schasinglulu bl33_image_ep_info.args.arg2 = BL32_SIZE; 87*91f16700Schasinglulu 88*91f16700Schasinglulu /* Make sure memory is clean */ 89*91f16700Schasinglulu mmio_write_32(BL32_FDT_OVERLAY_ADDR, 0); 90*91f16700Schasinglulu bl33_image_ep_info.args.arg3 = BL32_FDT_OVERLAY_ADDR; 91*91f16700Schasinglulu bl32_image_ep_info.args.arg3 = BL32_FDT_OVERLAY_ADDR; 92*91f16700Schasinglulu #endif 93*91f16700Schasinglulu } 94*91f16700Schasinglulu 95*91f16700Schasinglulu void bl31_plat_arch_setup(void) 96*91f16700Schasinglulu { 97*91f16700Schasinglulu /* no coherence memory support on i.MX9 */ 98*91f16700Schasinglulu const mmap_region_t bl_regions[] = { 99*91f16700Schasinglulu MAP_BL31_TOTAL, 100*91f16700Schasinglulu MAP_BL31_RO, 101*91f16700Schasinglulu }; 102*91f16700Schasinglulu 103*91f16700Schasinglulu /* Assign all the GPIO pins to non-secure world by default */ 104*91f16700Schasinglulu mmio_write_32(GPIO2_BASE + 0x10, 0xffffffff); 105*91f16700Schasinglulu mmio_write_32(GPIO2_BASE + 0x14, 0x3); 106*91f16700Schasinglulu mmio_write_32(GPIO2_BASE + 0x18, 0xffffffff); 107*91f16700Schasinglulu mmio_write_32(GPIO2_BASE + 0x1c, 0x3); 108*91f16700Schasinglulu 109*91f16700Schasinglulu mmio_write_32(GPIO3_BASE + 0x10, 0xffffffff); 110*91f16700Schasinglulu mmio_write_32(GPIO3_BASE + 0x14, 0x3); 111*91f16700Schasinglulu mmio_write_32(GPIO3_BASE + 0x18, 0xffffffff); 112*91f16700Schasinglulu mmio_write_32(GPIO3_BASE + 0x1c, 0x3); 113*91f16700Schasinglulu 114*91f16700Schasinglulu mmio_write_32(GPIO4_BASE + 0x10, 0xffffffff); 115*91f16700Schasinglulu mmio_write_32(GPIO4_BASE + 0x14, 0x3); 116*91f16700Schasinglulu mmio_write_32(GPIO4_BASE + 0x18, 0xffffffff); 117*91f16700Schasinglulu mmio_write_32(GPIO4_BASE + 0x1c, 0x3); 118*91f16700Schasinglulu 119*91f16700Schasinglulu mmio_write_32(GPIO1_BASE + 0x10, 0xffffffff); 120*91f16700Schasinglulu mmio_write_32(GPIO1_BASE + 0x14, 0x3); 121*91f16700Schasinglulu mmio_write_32(GPIO1_BASE + 0x18, 0xffffffff); 122*91f16700Schasinglulu mmio_write_32(GPIO1_BASE + 0x1c, 0x3); 123*91f16700Schasinglulu 124*91f16700Schasinglulu setup_page_tables(bl_regions, imx_mmap); 125*91f16700Schasinglulu enable_mmu_el3(0); 126*91f16700Schasinglulu 127*91f16700Schasinglulu /* trdc must be initialized */ 128*91f16700Schasinglulu trdc_config(); 129*91f16700Schasinglulu } 130*91f16700Schasinglulu 131*91f16700Schasinglulu void bl31_platform_setup(void) 132*91f16700Schasinglulu { 133*91f16700Schasinglulu generic_delay_timer_init(); 134*91f16700Schasinglulu 135*91f16700Schasinglulu plat_gic_driver_init(); 136*91f16700Schasinglulu plat_gic_init(); 137*91f16700Schasinglulu } 138*91f16700Schasinglulu 139*91f16700Schasinglulu void bl31_plat_runtime_setup(void) 140*91f16700Schasinglulu { 141*91f16700Schasinglulu console_switch_state(CONSOLE_FLAG_RUNTIME); 142*91f16700Schasinglulu } 143*91f16700Schasinglulu 144*91f16700Schasinglulu entry_point_info_t *bl31_plat_get_next_image_ep_info(unsigned int type) 145*91f16700Schasinglulu { 146*91f16700Schasinglulu if (type == NON_SECURE) { 147*91f16700Schasinglulu return &bl33_image_ep_info; 148*91f16700Schasinglulu } 149*91f16700Schasinglulu 150*91f16700Schasinglulu if (type == SECURE) { 151*91f16700Schasinglulu return &bl32_image_ep_info; 152*91f16700Schasinglulu } 153*91f16700Schasinglulu 154*91f16700Schasinglulu return NULL; 155*91f16700Schasinglulu } 156*91f16700Schasinglulu 157*91f16700Schasinglulu unsigned int plat_get_syscnt_freq2(void) 158*91f16700Schasinglulu { 159*91f16700Schasinglulu return COUNTER_FREQUENCY; 160*91f16700Schasinglulu } 161